xref: /netbsd-src/sys/dev/sbus/spif.c (revision 8dbf6196612d4a09ff4903baede019d6be8e7219)
1*8dbf6196Sriastradh /*	$NetBSD: spif.c,v 1.35 2022/10/26 23:46:50 riastradh Exp $	*/
25df9a049Smrg /*	$OpenBSD: spif.c,v 1.12 2003/10/03 16:44:51 miod Exp $	*/
35df9a049Smrg 
45df9a049Smrg /*
55df9a049Smrg  * Copyright (c) 1999-2002 Jason L. Wright (jason@thought.net)
65df9a049Smrg  * All rights reserved.
75df9a049Smrg  *
85df9a049Smrg  * Redistribution and use in source and binary forms, with or without
95df9a049Smrg  * modification, are permitted provided that the following conditions
105df9a049Smrg  * are met:
115df9a049Smrg  * 1. Redistributions of source code must retain the above copyright
125df9a049Smrg  *    notice, this list of conditions and the following disclaimer.
135df9a049Smrg  * 2. Redistributions in binary form must reproduce the above copyright
145df9a049Smrg  *    notice, this list of conditions and the following disclaimer in the
155df9a049Smrg  *    documentation and/or other materials provided with the distribution.
165df9a049Smrg  *
175df9a049Smrg  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
185df9a049Smrg  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
195df9a049Smrg  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
205df9a049Smrg  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
215df9a049Smrg  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
225df9a049Smrg  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
235df9a049Smrg  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
245df9a049Smrg  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
255df9a049Smrg  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
265df9a049Smrg  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
275df9a049Smrg  * POSSIBILITY OF SUCH DAMAGE.
285df9a049Smrg  *
295df9a049Smrg  * Effort sponsored in part by the Defense Advanced Research Projects
305df9a049Smrg  * Agency (DARPA) and Air Force Research Laboratory, Air Force
315df9a049Smrg  * Materiel Command, USAF, under agreement number F30602-01-2-0537.
325df9a049Smrg  *
335df9a049Smrg  */
345df9a049Smrg 
355df9a049Smrg /*
365df9a049Smrg  * Driver for the SUNW,spif: 8 serial, 1 parallel sbus board
375df9a049Smrg  * based heavily on Iain Hibbert's driver for the MAGMA cards
385df9a049Smrg  */
395df9a049Smrg 
405df9a049Smrg /* Ported to NetBSD 2.0 by Hauke Fath */
415df9a049Smrg 
425df9a049Smrg 
435df9a049Smrg #include <sys/cdefs.h>
44*8dbf6196Sriastradh __KERNEL_RCSID(0, "$NetBSD: spif.c,v 1.35 2022/10/26 23:46:50 riastradh Exp $");
455df9a049Smrg 
465df9a049Smrg #include "spif.h"
475df9a049Smrg #if NSPIF > 0
485df9a049Smrg 
495df9a049Smrg #include <sys/param.h>
505df9a049Smrg #include <sys/systm.h>
515df9a049Smrg #include <sys/proc.h>
525df9a049Smrg #include <sys/device.h>
535df9a049Smrg #include <sys/file.h>
545df9a049Smrg #include <sys/ioctl.h>
555df9a049Smrg #include <sys/malloc.h>
565df9a049Smrg #include <sys/tty.h>
575df9a049Smrg #include <sys/time.h>
585df9a049Smrg #include <sys/kernel.h>
595df9a049Smrg #include <sys/syslog.h>
605df9a049Smrg #include <sys/conf.h>
615df9a049Smrg #include <sys/errno.h>
62441bc068Syamt #include <sys/kauth.h>
6346ed8f7dSad #include <sys/intr.h>
645df9a049Smrg 
65a2a38285Sad #include <sys/bus.h>
665df9a049Smrg #include <machine/autoconf.h>
675df9a049Smrg #include <machine/promlib.h>
685df9a049Smrg 
695df9a049Smrg #include <dev/sbus/sbusvar.h>
705df9a049Smrg 
715df9a049Smrg #include <dev/sbus/spifvar.h>
725df9a049Smrg #include <dev/sbus/spifreg.h>
735df9a049Smrg 
7408c90221Stsutsui #include "ioconf.h"
755df9a049Smrg 
765df9a049Smrg /* Autoconfig stuff */
775df9a049Smrg 
78d4bff0e8Smrg CFATTACH_DECL_NEW(spif, sizeof(struct spif_softc),
795df9a049Smrg     spif_match, spif_attach, NULL, NULL);
805df9a049Smrg 
81d4bff0e8Smrg CFATTACH_DECL_NEW(stty, sizeof(struct stty_softc),
825df9a049Smrg     stty_match, stty_attach, NULL, NULL);
835df9a049Smrg 
84d4bff0e8Smrg CFATTACH_DECL_NEW(sbpp, sizeof(struct sbpp_softc),
855df9a049Smrg     sbpp_match, sbpp_attach, NULL, NULL);
865df9a049Smrg 
875df9a049Smrg dev_type_open(stty_open);
885df9a049Smrg dev_type_close(stty_close);
895df9a049Smrg dev_type_read(stty_read);
905df9a049Smrg dev_type_write(stty_write);
915df9a049Smrg dev_type_ioctl(stty_ioctl);
925df9a049Smrg dev_type_stop(stty_stop);
935df9a049Smrg dev_type_tty(stty_tty);
945df9a049Smrg dev_type_poll(stty_poll);
955df9a049Smrg 
965df9a049Smrg const struct cdevsw stty_cdevsw = {
97a68f9396Sdholland 	.d_open = stty_open,
98a68f9396Sdholland 	.d_close = stty_close,
99a68f9396Sdholland 	.d_read = stty_read,
100a68f9396Sdholland 	.d_write = stty_write,
101a68f9396Sdholland 	.d_ioctl = stty_ioctl,
102a68f9396Sdholland 	.d_stop = stty_stop,
103a68f9396Sdholland 	.d_tty = stty_tty,
104a68f9396Sdholland 	.d_poll = stty_poll,
105a68f9396Sdholland 	.d_mmap = nommap,
106a68f9396Sdholland 	.d_kqfilter = ttykqfilter,
107f9228f42Sdholland 	.d_discard = nodiscard,
108a68f9396Sdholland 	.d_flag = D_TTY
1095df9a049Smrg };
1105df9a049Smrg 
1115df9a049Smrg dev_type_open(sbpp_open);
1125df9a049Smrg dev_type_close(sbpp_close);
1135df9a049Smrg dev_type_read(sbpp_read);
1145df9a049Smrg dev_type_write(sbpp_write);
1155df9a049Smrg dev_type_ioctl(sbpp_ioctl);
1165df9a049Smrg dev_type_poll(sbpp_poll);
1175df9a049Smrg 
1185df9a049Smrg const struct cdevsw sbpp_cdevsw = {
119a68f9396Sdholland 	.d_open = sbpp_open,
120a68f9396Sdholland 	.d_close = sbpp_close,
121a68f9396Sdholland 	.d_read = sbpp_read,
122a68f9396Sdholland 	.d_write = sbpp_write,
123a68f9396Sdholland 	.d_ioctl = sbpp_ioctl,
124a68f9396Sdholland 	.d_stop = nostop,
125a68f9396Sdholland 	.d_tty = notty,
126a68f9396Sdholland 	.d_poll = sbpp_poll,
127a68f9396Sdholland 	.d_mmap = nommap,
128a68f9396Sdholland 	.d_kqfilter = nokqfilter,
129f9228f42Sdholland 	.d_discard = nodiscard,
130a68f9396Sdholland 	.d_flag = D_OTHER
1315df9a049Smrg };
1325df9a049Smrg 
1335df9a049Smrg 
1345df9a049Smrg /* normal STC access */
1355df9a049Smrg #define	STC_WRITE(sc,r,v)	\
1365df9a049Smrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_stch, (r), (v))
1375df9a049Smrg #define	STC_READ(sc,r)		\
1385df9a049Smrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_stch, (r))
1395df9a049Smrg 
1405df9a049Smrg /* IACK STC access */
1415df9a049Smrg #define	ISTC_WRITE(sc,r,v)	\
1425df9a049Smrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_istch, (r), (v))
1435df9a049Smrg #define	ISTC_READ(sc,r)		\
1445df9a049Smrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_istch, (r))
1455df9a049Smrg 
1465df9a049Smrg /* PPC access */
1475df9a049Smrg #define	PPC_WRITE(sc,r,v)	\
1485df9a049Smrg     bus_space_write_1((sc)->sc_bustag, (sc)->sc_ppch, (r), (v))
1495df9a049Smrg #define	PPC_READ(sc,r)		\
1505df9a049Smrg     bus_space_read_1((sc)->sc_bustag, (sc)->sc_ppch, (r))
1515df9a049Smrg 
1525df9a049Smrg #define	DTR_WRITE(sc,port,v)						\
1535df9a049Smrg     do {								\
1545df9a049Smrg 	sc->sc_ttys->sc_port[(port)].sp_dtr = v;			\
1555df9a049Smrg 	bus_space_write_1((sc)->sc_bustag,				\
1565df9a049Smrg 	    sc->sc_dtrh, port, (v == 0) ? 1 : 0);			\
1575df9a049Smrg     } while (0)
1585df9a049Smrg 
1595df9a049Smrg #define	DTR_READ(sc,port)	((sc)->sc_ttys->sc_port[(port)].sp_dtr)
1605df9a049Smrg 
1615df9a049Smrg 
1625df9a049Smrg int
spif_match(device_t parent,cfdata_t vcf,void * aux)1637cf29912Scegger spif_match(device_t parent, cfdata_t vcf, void *aux)
1645df9a049Smrg {
1655df9a049Smrg 	struct sbus_attach_args *sa = aux;
1665df9a049Smrg 
1675df9a049Smrg 	if (strcmp(vcf->cf_name, sa->sa_name) &&
1685df9a049Smrg 	    strcmp("SUNW,spif", sa->sa_name))
1695df9a049Smrg 		return (0);
1705df9a049Smrg 	return (1);
1715df9a049Smrg }
1725df9a049Smrg 
1735df9a049Smrg void
spif_attach(device_t parent,device_t self,void * aux)1747cf29912Scegger spif_attach(device_t parent, device_t self, void *aux)
1755df9a049Smrg {
1761a9e64b4Sdrochner 	struct spif_softc *sc = device_private(self);
1775df9a049Smrg 	struct sbus_attach_args *sa = aux;
1785df9a049Smrg 
179d4bff0e8Smrg 	sc->sc_dev = self;
180d4bff0e8Smrg 
1815df9a049Smrg 	if (sa->sa_nintr != 2) {
1825df9a049Smrg 		printf(": expected %d interrupts, got %d\n", 2, sa->sa_nintr);
1835df9a049Smrg 		return;
1845df9a049Smrg 	}
1855df9a049Smrg 
1865df9a049Smrg 	if (sa->sa_nreg != 1) {
1875df9a049Smrg 		printf(": expected %d registers, got %d\n", 1, sa->sa_nreg);
1885df9a049Smrg 		return;
1895df9a049Smrg 	}
1905df9a049Smrg 
1915df9a049Smrg 	sc->sc_bustag = sa->sa_bustag;
1925df9a049Smrg 	if (sbus_bus_map(sa->sa_bustag, sa->sa_slot,
1935df9a049Smrg 	    sa->sa_offset, sa->sa_size,
1945df9a049Smrg 	    0, &sc->sc_regh) != 0) {
1955df9a049Smrg 		printf(": can't map registers\n");
1965df9a049Smrg 		return;
1975df9a049Smrg 	}
1985df9a049Smrg 
1995df9a049Smrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
2005df9a049Smrg 	    DTR_REG_OFFSET, DTR_REG_LEN, &sc->sc_dtrh) != 0) {
2015df9a049Smrg 		printf(": can't map dtr regs\n");
2025df9a049Smrg 		goto fail_unmapregs;
2035df9a049Smrg 	}
2045df9a049Smrg 
2055df9a049Smrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
2065df9a049Smrg 	    STC_REG_OFFSET, STC_REG_LEN, &sc->sc_stch) != 0) {
2075df9a049Smrg 		printf(": can't map dtr regs\n");
2085df9a049Smrg 		goto fail_unmapregs;
2095df9a049Smrg 	}
2105df9a049Smrg 
2115df9a049Smrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
2125df9a049Smrg 	    ISTC_REG_OFFSET, ISTC_REG_LEN, &sc->sc_istch) != 0) {
2135df9a049Smrg 		printf(": can't map dtr regs\n");
2145df9a049Smrg 		goto fail_unmapregs;
2155df9a049Smrg 	}
2165df9a049Smrg 
2175df9a049Smrg 	if (bus_space_subregion(sc->sc_bustag, sc->sc_regh,
2185df9a049Smrg 	    PPC_REG_OFFSET, PPC_REG_LEN, &sc->sc_ppch) != 0) {
2195df9a049Smrg 		printf(": can't map dtr regs\n");
2205df9a049Smrg 		goto fail_unmapregs;
2215df9a049Smrg 	}
2225df9a049Smrg 
2235df9a049Smrg 	sc->sc_ppcih = bus_intr_establish(sa->sa_bustag,
2245df9a049Smrg 	    sa->sa_intr[PARALLEL_INTR].oi_pri, IPL_SERIAL, spif_ppcintr, sc);
2255df9a049Smrg 	if (sc->sc_ppcih == NULL) {
2265df9a049Smrg 		printf(": failed to establish ppc interrupt\n");
2275df9a049Smrg 		goto fail_unmapregs;
2285df9a049Smrg 	}
2295df9a049Smrg 
2305df9a049Smrg 	sc->sc_stcih = bus_intr_establish(sa->sa_bustag,
2315df9a049Smrg 	    sa->sa_intr[SERIAL_INTR].oi_pri, IPL_SERIAL, spif_stcintr, sc);
2325df9a049Smrg 	if (sc->sc_stcih == NULL) {
2335df9a049Smrg 		printf(": failed to establish stc interrupt\n");
2345df9a049Smrg 		goto fail_unmapregs;
2355df9a049Smrg 	}
2365df9a049Smrg 
23746ed8f7dSad 	sc->sc_softih = softint_establish(SOFTINT_SERIAL, spif_softintr, sc);
2385df9a049Smrg 	if (sc->sc_softih == NULL) {
2395df9a049Smrg 		printf(": can't get soft intr\n");
2405df9a049Smrg 		goto fail_unmapregs;
2415df9a049Smrg 	}
2425df9a049Smrg 
2435df9a049Smrg 	sc->sc_node = sa->sa_node;
2445df9a049Smrg 
2455df9a049Smrg 	sc->sc_rev = prom_getpropint(sc->sc_node, "revlev", 0);
2465df9a049Smrg 
2475df9a049Smrg 	sc->sc_osc = prom_getpropint(sc->sc_node, "verosc", 0);
2485df9a049Smrg 	switch (sc->sc_osc) {
2495df9a049Smrg 	case SPIF_OSC10:
2505df9a049Smrg 		sc->sc_osc = 10000000;
2515df9a049Smrg 		break;
2525df9a049Smrg 	case SPIF_OSC9:
2535df9a049Smrg 	default:
2545df9a049Smrg 		sc->sc_osc = 9830400;
2555df9a049Smrg 		break;
2565df9a049Smrg 	}
2575df9a049Smrg 
2585df9a049Smrg 	sc->sc_nser = 8;
2595df9a049Smrg 	sc->sc_npar = 1;
2605df9a049Smrg 
2615df9a049Smrg 	sc->sc_rev2 = STC_READ(sc, STC_GFRCR);
2625df9a049Smrg 	STC_WRITE(sc, STC_GSVR, 0);
2635df9a049Smrg 
2645df9a049Smrg 	stty_write_ccr(sc, CD180_CCR_CMD_RESET | CD180_CCR_RESETALL);
2655df9a049Smrg 	while (STC_READ(sc, STC_GSVR) != 0xff);
2665df9a049Smrg 	while (STC_READ(sc, STC_GFRCR) != sc->sc_rev2);
2675df9a049Smrg 
2685df9a049Smrg 	STC_WRITE(sc, STC_PPRH, CD180_PPRH);
2695df9a049Smrg 	STC_WRITE(sc, STC_PPRL, CD180_PPRL);
2705df9a049Smrg 	STC_WRITE(sc, STC_MSMR, SPIF_MSMR);
2715df9a049Smrg 	STC_WRITE(sc, STC_TSMR, SPIF_TSMR);
2725df9a049Smrg 	STC_WRITE(sc, STC_RSMR, SPIF_RSMR);
2735df9a049Smrg 	STC_WRITE(sc, STC_GSVR, 0);
2745df9a049Smrg 	STC_WRITE(sc, STC_GSCR1, 0);
2755df9a049Smrg 	STC_WRITE(sc, STC_GSCR2, 0);
2765df9a049Smrg 	STC_WRITE(sc, STC_GSCR3, 0);
2775df9a049Smrg 
2785df9a049Smrg 	printf(": rev %x chiprev %x osc %sMHz\n",
2795df9a049Smrg 	    sc->sc_rev, sc->sc_rev2, clockfreq(sc->sc_osc));
2805df9a049Smrg 
281c7fb772bSthorpej 	(void)config_found(self, stty_match, NULL, CFARGS_NONE);
282c7fb772bSthorpej 	(void)config_found(self, sbpp_match, NULL, CFARGS_NONE);
2835df9a049Smrg 
2845df9a049Smrg 	return;
2855df9a049Smrg 
2865df9a049Smrg fail_unmapregs:
2875df9a049Smrg 	bus_space_unmap(sa->sa_bustag, sc->sc_regh, sa->sa_size);
2885df9a049Smrg }
2895df9a049Smrg 
2905df9a049Smrg int
stty_match(device_t parent,cfdata_t vcf,void * aux)2917cf29912Scegger stty_match(device_t parent, cfdata_t vcf, void *aux)
2925df9a049Smrg {
2931a9e64b4Sdrochner 	struct spif_softc *sc = device_private(parent);
2945df9a049Smrg 
2955df9a049Smrg 	return (aux == stty_match && sc->sc_ttys == NULL);
2965df9a049Smrg }
2975df9a049Smrg 
2985df9a049Smrg void
stty_attach(device_t parent,device_t dev,void * aux)2997cf29912Scegger stty_attach(device_t parent, device_t dev, void *aux)
3005df9a049Smrg {
3011a9e64b4Sdrochner 	struct spif_softc *sc = device_private(parent);
3021a9e64b4Sdrochner 	struct stty_softc *ssc = device_private(dev);
3035df9a049Smrg 	int port;
3045df9a049Smrg 
305d4bff0e8Smrg 	sc->sc_dev = dev;
3065df9a049Smrg 	sc->sc_ttys = ssc;
3075df9a049Smrg 
3085df9a049Smrg 	for (port = 0; port < sc->sc_nser; port++) {
3095df9a049Smrg 		struct stty_port *sp = &ssc->sc_port[port];
3105df9a049Smrg 		struct tty *tp;
3115df9a049Smrg 
3125df9a049Smrg 		DTR_WRITE(sc, port, 0);
3135df9a049Smrg 
3142626d576Srmind 		tp = tty_alloc();
3155df9a049Smrg 
3165df9a049Smrg 		tp->t_oproc = stty_start;
3175df9a049Smrg 		tp->t_param = stty_param;
3185df9a049Smrg 
3195df9a049Smrg 		sp->sp_tty = tp;
3205df9a049Smrg 		sp->sp_sc = sc;
3215df9a049Smrg 		sp->sp_channel = port;
3225df9a049Smrg 
323d47bcd29Schs 		sp->sp_rbuf = malloc(STTY_RBUF_SIZE, M_DEVBUF, M_WAITOK);
3245df9a049Smrg 		sp->sp_rend = sp->sp_rbuf + STTY_RBUF_SIZE;
3255df9a049Smrg 	}
3265df9a049Smrg 
3275df9a049Smrg 	ssc->sc_nports = port;
3285df9a049Smrg 
3295df9a049Smrg 	printf(": %d tty%s\n", port, port == 1 ? "" : "s");
3305df9a049Smrg }
3315df9a049Smrg 
3325df9a049Smrg int
stty_open(dev_t dev,int flags,int mode,struct lwp * l)33396434039Scegger stty_open(dev_t dev, int flags, int mode, struct lwp *l)
3345df9a049Smrg {
3355df9a049Smrg 	struct spif_softc *csc;
3365df9a049Smrg 	struct stty_softc *sc;
3375df9a049Smrg 	struct stty_port *sp;
3385df9a049Smrg 	struct tty *tp;
3395df9a049Smrg 	int card = SPIF_CARD(dev);
3405df9a049Smrg 	int port = SPIF_PORT(dev);
3415df9a049Smrg 
34296434039Scegger 	sc = device_lookup_private(&stty_cd, card);
34396434039Scegger 	csc = device_lookup_private(&spif_cd, card);
3445df9a049Smrg 	if (sc == NULL || csc == NULL)
3455df9a049Smrg 		return (ENXIO);
3465df9a049Smrg 
3475df9a049Smrg 	if (port >= sc->sc_nports)
3485df9a049Smrg 		return (ENXIO);
3495df9a049Smrg 
3505df9a049Smrg 	sp = &sc->sc_port[port];
3515df9a049Smrg 	tp = sp->sp_tty;
3525df9a049Smrg 	tp->t_dev = dev;
3535df9a049Smrg 
354bdc51baeSelad 	if (kauth_authorize_device_tty(l->l_cred, KAUTH_DEVICE_TTY_OPEN, tp))
355bdc51baeSelad 		return (EBUSY);
356bdc51baeSelad 
357*8dbf6196Sriastradh 	ttylock(tp);
3585df9a049Smrg 	if (!ISSET(tp->t_state, TS_ISOPEN) && tp->t_wopen == 0) {
3595df9a049Smrg 		ttychars(tp);
3605df9a049Smrg 		tp->t_iflag = TTYDEF_IFLAG;
3615df9a049Smrg 		tp->t_oflag = TTYDEF_OFLAG;
3625df9a049Smrg 		tp->t_cflag = TTYDEF_CFLAG;
3635df9a049Smrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_CLOCAL))
3645df9a049Smrg 			SET(tp->t_cflag, CLOCAL);
3655df9a049Smrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_CRTSCTS))
3665df9a049Smrg 			SET(tp->t_cflag, CRTSCTS);
3675df9a049Smrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_MDMBUF))
3685df9a049Smrg 			SET(tp->t_cflag, MDMBUF);
3695df9a049Smrg 		tp->t_lflag = TTYDEF_LFLAG;
3705df9a049Smrg 		tp->t_ispeed = tp->t_ospeed = TTYDEF_SPEED;
3715df9a049Smrg 
3725df9a049Smrg 		sp->sp_rput = sp->sp_rget = sp->sp_rbuf;
3735df9a049Smrg 
3745df9a049Smrg 		STC_WRITE(csc, STC_CAR, sp->sp_channel);
3755df9a049Smrg 		stty_write_ccr(csc, CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
3765df9a049Smrg 		STC_WRITE(csc, STC_CAR, sp->sp_channel);
3775df9a049Smrg 
3785df9a049Smrg 		stty_param(tp, &tp->t_termios);
3795df9a049Smrg 
3805df9a049Smrg 		ttsetwater(tp);
3815df9a049Smrg 
3825df9a049Smrg 		STC_WRITE(csc, STC_SRER, CD180_SRER_CD | CD180_SRER_RXD);
3835df9a049Smrg 
3845df9a049Smrg 		if (ISSET(sp->sp_openflags, TIOCFLAG_SOFTCAR) || sp->sp_carrier)
3855df9a049Smrg 			SET(tp->t_state, TS_CARR_ON);
3865df9a049Smrg 		else
3875df9a049Smrg 			CLR(tp->t_state, TS_CARR_ON);
3885df9a049Smrg 	}
3895df9a049Smrg 
3905df9a049Smrg 	if (!ISSET(flags, O_NONBLOCK)) {
3915df9a049Smrg 		while (!ISSET(tp->t_cflag, CLOCAL) &&
3925df9a049Smrg 		    !ISSET(tp->t_state, TS_CARR_ON)) {
3935df9a049Smrg 			int error;
3945e4b3243Sad 			error = ttysleep(tp, &tp->t_rawcv, true, 0);
3955df9a049Smrg 			if (error != 0) {
396*8dbf6196Sriastradh 				ttyunlock(tp);
3975df9a049Smrg 				return (error);
3985df9a049Smrg 			}
3995df9a049Smrg 		}
4005df9a049Smrg 	}
401*8dbf6196Sriastradh 	ttyunlock(tp);
4025df9a049Smrg 
4035df9a049Smrg 	return ((*tp->t_linesw->l_open)(dev, tp));
4045df9a049Smrg }
4055df9a049Smrg 
4065df9a049Smrg int
stty_close(dev_t dev,int flags,int mode,struct lwp * l)40796434039Scegger stty_close(dev_t dev, int flags, int mode, struct lwp *l)
4085df9a049Smrg {
40996434039Scegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
4105df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
4115df9a049Smrg 	struct spif_softc *csc = sp->sp_sc;
4125df9a049Smrg 	struct tty *tp = sp->sp_tty;
4135df9a049Smrg 	int port = SPIF_PORT(dev);
4145df9a049Smrg 	int s;
4155df9a049Smrg 
4165df9a049Smrg 	(*tp->t_linesw->l_close)(tp, flags);
4175df9a049Smrg 	s = spltty();
4185df9a049Smrg 
4195df9a049Smrg 	if (ISSET(tp->t_cflag, HUPCL) || !ISSET(tp->t_state, TS_ISOPEN)) {
4205df9a049Smrg 		stty_modem_control(sp, 0, DMSET);
4215df9a049Smrg 		STC_WRITE(csc, STC_CAR, port);
4225df9a049Smrg 		STC_WRITE(csc, STC_CCR,
4235df9a049Smrg 		    CD180_CCR_CMD_RESET|CD180_CCR_RESETCHAN);
4245df9a049Smrg 	}
4255df9a049Smrg 
4265df9a049Smrg 	splx(s);
4275df9a049Smrg 	ttyclose(tp);
4285df9a049Smrg 	return (0);
4295df9a049Smrg }
4305df9a049Smrg 
4315df9a049Smrg int
stty_ioctl(dev_t dev,u_long cmd,void * data,int flags,struct lwp * l)43296434039Scegger stty_ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
4335df9a049Smrg {
4341a9e64b4Sdrochner 	struct stty_softc *stc = device_lookup_private(&stty_cd,
4351a9e64b4Sdrochner 						       SPIF_CARD(dev));
4365df9a049Smrg 	struct stty_port *sp = &stc->sc_port[SPIF_PORT(dev)];
4375df9a049Smrg 	struct spif_softc *sc = sp->sp_sc;
4385df9a049Smrg 	struct tty *tp = sp->sp_tty;
4395df9a049Smrg 	int error;
4405df9a049Smrg 
44195e1ffb1Schristos 	error = (*tp->t_linesw->l_ioctl)(tp, cmd, data, flags, l);
4425df9a049Smrg 	if (error >= 0)
4435df9a049Smrg 		return (error);
4445df9a049Smrg 
44595e1ffb1Schristos 	error = ttioctl(tp, cmd, data, flags, l);
4465df9a049Smrg 	if (error >= 0)
4475df9a049Smrg 		return (error);
4485df9a049Smrg 
4495df9a049Smrg 	error = 0;
4505df9a049Smrg 
4515df9a049Smrg 	switch (cmd) {
4525df9a049Smrg 	case TIOCSBRK:
4535df9a049Smrg 		SET(sp->sp_flags, STTYF_SET_BREAK);
4545df9a049Smrg 		STC_WRITE(sc, STC_CAR, sp->sp_channel);
4555df9a049Smrg 		STC_WRITE(sc, STC_SRER,
4565df9a049Smrg 		    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
4575df9a049Smrg 		break;
4585df9a049Smrg 	case TIOCCBRK:
4595df9a049Smrg 		SET(sp->sp_flags, STTYF_CLR_BREAK);
4605df9a049Smrg 		STC_WRITE(sc, STC_CAR, sp->sp_channel);
4615df9a049Smrg 		STC_WRITE(sc, STC_SRER,
4625df9a049Smrg 		    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
4635df9a049Smrg 		break;
4645df9a049Smrg 	case TIOCSDTR:
4655df9a049Smrg 		stty_modem_control(sp, TIOCM_DTR, DMBIS);
4665df9a049Smrg 		break;
4675df9a049Smrg 	case TIOCCDTR:
4685df9a049Smrg 		stty_modem_control(sp, TIOCM_DTR, DMBIC);
4695df9a049Smrg 		break;
4705df9a049Smrg 	case TIOCMBIS:
4715df9a049Smrg 		stty_modem_control(sp, *((int *)data), DMBIS);
4725df9a049Smrg 		break;
4735df9a049Smrg 	case TIOCMBIC:
4745df9a049Smrg 		stty_modem_control(sp, *((int *)data), DMBIC);
4755df9a049Smrg 		break;
4765df9a049Smrg 	case TIOCMGET:
4775df9a049Smrg 		*((int *)data) = stty_modem_control(sp, 0, DMGET);
4785df9a049Smrg 		break;
4795df9a049Smrg 	case TIOCMSET:
4805df9a049Smrg 		stty_modem_control(sp, *((int *)data), DMSET);
4815df9a049Smrg 		break;
4825df9a049Smrg 	case TIOCGFLAGS:
4835df9a049Smrg 		*((int *)data) = sp->sp_openflags;
4845df9a049Smrg 		break;
4855df9a049Smrg 	case TIOCSFLAGS:
48665792a03Selad 		if (kauth_authorize_device_tty(l->l_cred,
48765792a03Selad 		    KAUTH_DEVICE_TTY_PRIVSET, tp))
4885df9a049Smrg 			error = EPERM;
4895df9a049Smrg 		else
4905df9a049Smrg 			sp->sp_openflags = *((int *)data) &
4915df9a049Smrg 			    (TIOCFLAG_SOFTCAR | TIOCFLAG_CLOCAL |
4925df9a049Smrg 			     TIOCFLAG_CRTSCTS | TIOCFLAG_MDMBUF);
4935df9a049Smrg 		break;
4945df9a049Smrg 	default:
4955df9a049Smrg 		error = ENOTTY;
4965df9a049Smrg 	}
4975df9a049Smrg 
4985df9a049Smrg 	return (error);
4995df9a049Smrg }
5005df9a049Smrg 
5015df9a049Smrg int
stty_modem_control(struct stty_port * sp,int bits,int how)50282357f6dSdsl stty_modem_control(struct stty_port *sp, int bits, int how)
5035df9a049Smrg {
5045df9a049Smrg 	struct spif_softc *csc = sp->sp_sc;
5055df9a049Smrg 	struct tty *tp = sp->sp_tty;
5065df9a049Smrg 	int s, msvr;
5075df9a049Smrg 
5085df9a049Smrg 	s = spltty();
5095df9a049Smrg 	STC_WRITE(csc, STC_CAR, sp->sp_channel);
5105df9a049Smrg 
5115df9a049Smrg 	switch (how) {
5125df9a049Smrg 	case DMGET:
5135df9a049Smrg 		bits = TIOCM_LE;
5145df9a049Smrg 		if (DTR_READ(csc, sp->sp_channel))
5155df9a049Smrg 			bits |= TIOCM_DTR;
5165df9a049Smrg 		msvr = STC_READ(csc, STC_MSVR);
5175df9a049Smrg 		if (ISSET(msvr, CD180_MSVR_DSR))
5185df9a049Smrg 			bits |= TIOCM_DSR;
5195df9a049Smrg 		if (ISSET(msvr, CD180_MSVR_CD))
5205df9a049Smrg 			bits |= TIOCM_CD;
5215df9a049Smrg 		if (ISSET(msvr, CD180_MSVR_CTS))
5225df9a049Smrg 			bits |= TIOCM_CTS;
5235df9a049Smrg 		if (ISSET(msvr, CD180_MSVR_RTS))
5245df9a049Smrg 			bits |= TIOCM_RTS;
5255df9a049Smrg 		break;
5265df9a049Smrg 	case DMSET:
5275df9a049Smrg 		DTR_WRITE(csc, sp->sp_channel, ISSET(bits, TIOCM_DTR) ? 1 : 0);
5285df9a049Smrg 		if (ISSET(bits, TIOCM_RTS))
5295df9a049Smrg 			STC_WRITE(csc, STC_MSVR,
5305df9a049Smrg 			    STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
5315df9a049Smrg 		else
5325df9a049Smrg 			STC_WRITE(csc, STC_MSVR,
5335df9a049Smrg 			    STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
5345df9a049Smrg 		break;
5355df9a049Smrg 	case DMBIS:
5365df9a049Smrg 		if (ISSET(bits, TIOCM_DTR))
5375df9a049Smrg 			DTR_WRITE(csc, sp->sp_channel, 1);
5385df9a049Smrg 		if (ISSET(bits, TIOCM_RTS) && !ISSET(tp->t_cflag, CRTSCTS))
5395df9a049Smrg 			STC_WRITE(csc, STC_MSVR,
5405df9a049Smrg 			    STC_READ(csc, STC_MSVR) & (~CD180_MSVR_RTS));
5415df9a049Smrg 		break;
5425df9a049Smrg 	case DMBIC:
5435df9a049Smrg 		if (ISSET(bits, TIOCM_DTR))
5445df9a049Smrg 			DTR_WRITE(csc, sp->sp_channel, 0);
5455df9a049Smrg 		if (ISSET(bits, TIOCM_RTS))
5465df9a049Smrg 			STC_WRITE(csc, STC_MSVR,
5475df9a049Smrg 			    STC_READ(csc, STC_MSVR) | CD180_MSVR_RTS);
5485df9a049Smrg 		break;
5495df9a049Smrg 	}
5505df9a049Smrg 
5515df9a049Smrg 	splx(s);
5525df9a049Smrg 	return (bits);
5535df9a049Smrg }
5545df9a049Smrg 
5555df9a049Smrg int
stty_param(struct tty * tp,struct termios * t)55696434039Scegger stty_param(struct tty *tp, struct termios *t)
5575df9a049Smrg {
5581a9e64b4Sdrochner 	struct stty_softc *st = device_lookup_private(&stty_cd,
5591a9e64b4Sdrochner 						      SPIF_CARD(tp->t_dev));
5605df9a049Smrg 	struct stty_port *sp = &st->sc_port[SPIF_PORT(tp->t_dev)];
5615df9a049Smrg 	struct spif_softc *sc = sp->sp_sc;
5623be60f1aSmrg 	uint8_t rbprl = 0, rbprh = 0, tbprl = 0, tbprh = 0;
5635df9a049Smrg 	int s, opt;
5645df9a049Smrg 
5655df9a049Smrg 	if (t->c_ospeed &&
5665df9a049Smrg 	    stty_compute_baud(t->c_ospeed, sc->sc_osc, &tbprl, &tbprh))
5675df9a049Smrg 		return (EINVAL);
5685df9a049Smrg 
5695df9a049Smrg 	if (t->c_ispeed &&
5705df9a049Smrg 	    stty_compute_baud(t->c_ispeed, sc->sc_osc, &rbprl, &rbprh))
5715df9a049Smrg 		return (EINVAL);
5725df9a049Smrg 
5735df9a049Smrg 	s = spltty();
5745df9a049Smrg 
5755df9a049Smrg 	/* hang up line if ospeed is zero, otherwise raise DTR */
5765df9a049Smrg 	stty_modem_control(sp, TIOCM_DTR,
5775df9a049Smrg 	    (t->c_ospeed == 0 ? DMBIC : DMBIS));
5785df9a049Smrg 
5795df9a049Smrg 	STC_WRITE(sc, STC_CAR, sp->sp_channel);
5805df9a049Smrg 
5815df9a049Smrg 	opt = 0;
5825df9a049Smrg 	if (ISSET(t->c_cflag, PARENB)) {
5835df9a049Smrg 		opt |= CD180_COR1_PARMODE_NORMAL;
5845df9a049Smrg 		opt |= (ISSET(t->c_cflag, PARODD) ?
5855df9a049Smrg 				CD180_COR1_ODDPAR :
5865df9a049Smrg 				CD180_COR1_EVENPAR);
5875df9a049Smrg 	}
5885df9a049Smrg 	else
5895df9a049Smrg 		opt |= CD180_COR1_PARMODE_NO;
5905df9a049Smrg 
5915df9a049Smrg 	if (!ISSET(t->c_iflag, INPCK))
5925df9a049Smrg 		opt |= CD180_COR1_IGNPAR;
5935df9a049Smrg 
5945df9a049Smrg 	if (ISSET(t->c_cflag, CSTOPB))
5955df9a049Smrg 		opt |= CD180_COR1_STOP2;
5965df9a049Smrg 
5975df9a049Smrg 	switch (t->c_cflag & CSIZE) {
5985df9a049Smrg 	case CS5:
5995df9a049Smrg 		opt |= CD180_COR1_CS5;
6005df9a049Smrg 		break;
6015df9a049Smrg 	case CS6:
6025df9a049Smrg 		opt |= CD180_COR1_CS6;
6035df9a049Smrg 		break;
6045df9a049Smrg 	case CS7:
6055df9a049Smrg 		opt |= CD180_COR1_CS7;
6065df9a049Smrg 		break;
6075df9a049Smrg 	default:
6085df9a049Smrg 		opt |= CD180_COR1_CS8;
6095df9a049Smrg 		break;
6105df9a049Smrg 	}
6115df9a049Smrg 	STC_WRITE(sc, STC_COR1, opt);
6125df9a049Smrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG1);
6135df9a049Smrg 
6145df9a049Smrg 	opt = CD180_COR2_ETC;
6155df9a049Smrg 	if (ISSET(t->c_cflag, CRTSCTS))
6165df9a049Smrg 		opt |= CD180_COR2_CTSAE;
6175df9a049Smrg 	STC_WRITE(sc, STC_COR2, opt);
6185df9a049Smrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG2);
6195df9a049Smrg 
6205df9a049Smrg 	STC_WRITE(sc, STC_COR3, STTY_RX_FIFO_THRESHOLD);
6215df9a049Smrg 	stty_write_ccr(sc, CD180_CCR_CMD_COR|CD180_CCR_CORCHG3);
6225df9a049Smrg 
6235df9a049Smrg 	STC_WRITE(sc, STC_SCHR1, 0x11);
6245df9a049Smrg 	STC_WRITE(sc, STC_SCHR2, 0x13);
6255df9a049Smrg 	STC_WRITE(sc, STC_SCHR3, 0x11);
6265df9a049Smrg 	STC_WRITE(sc, STC_SCHR4, 0x13);
6275df9a049Smrg 	STC_WRITE(sc, STC_RTPR, 0x12);
6285df9a049Smrg 
6295df9a049Smrg 	STC_WRITE(sc, STC_MCOR1, CD180_MCOR1_CDZD | STTY_RX_DTR_THRESHOLD);
6305df9a049Smrg 	STC_WRITE(sc, STC_MCOR2, CD180_MCOR2_CDOD);
6315df9a049Smrg 	STC_WRITE(sc, STC_MCR, 0);
6325df9a049Smrg 
6335df9a049Smrg 	if (t->c_ospeed) {
6345df9a049Smrg 		STC_WRITE(sc, STC_TBPRH, tbprh);
6355df9a049Smrg 		STC_WRITE(sc, STC_TBPRL, tbprl);
6365df9a049Smrg 	}
6375df9a049Smrg 
6385df9a049Smrg 	if (t->c_ispeed) {
6395df9a049Smrg 		STC_WRITE(sc, STC_RBPRH, rbprh);
6405df9a049Smrg 		STC_WRITE(sc, STC_RBPRL, rbprl);
6415df9a049Smrg 	}
6425df9a049Smrg 
6435df9a049Smrg 	stty_write_ccr(sc, CD180_CCR_CMD_CHAN |
6445df9a049Smrg 	    CD180_CCR_CHAN_TXEN | CD180_CCR_CHAN_RXEN);
6455df9a049Smrg 
6465df9a049Smrg 	sp->sp_carrier = STC_READ(sc, STC_MSVR) & CD180_MSVR_CD;
6475df9a049Smrg 
6485df9a049Smrg 	splx(s);
6495df9a049Smrg 	return (0);
6505df9a049Smrg }
6515df9a049Smrg 
6525df9a049Smrg int
stty_read(dev_t dev,struct uio * uio,int flags)65396434039Scegger stty_read(dev_t dev, struct uio *uio, int flags)
6545df9a049Smrg {
65596434039Scegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
6565df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
6575df9a049Smrg 	struct tty *tp = sp->sp_tty;
6585df9a049Smrg 
6595df9a049Smrg 	return ((*tp->t_linesw->l_read)(tp, uio, flags));
6605df9a049Smrg }
6615df9a049Smrg 
6625df9a049Smrg int
stty_write(dev_t dev,struct uio * uio,int flags)66396434039Scegger stty_write(dev_t dev, struct uio *uio, int flags)
6645df9a049Smrg {
66596434039Scegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
6665df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
6675df9a049Smrg 	struct tty *tp = sp->sp_tty;
6685df9a049Smrg 
6695df9a049Smrg 	return ((*tp->t_linesw->l_write)(tp, uio, flags));
6705df9a049Smrg }
6715df9a049Smrg 
6725df9a049Smrg int
stty_poll(dev_t dev,int events,struct lwp * l)67396434039Scegger stty_poll(dev_t dev, int events, struct lwp *l)
6745df9a049Smrg {
67596434039Scegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
6765df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
6775df9a049Smrg 	struct tty *tp = sp->sp_tty;
6785df9a049Smrg 
67995e1ffb1Schristos 	return ((*tp->t_linesw->l_poll)(tp, events, l));
6805df9a049Smrg }
6815df9a049Smrg 
6825df9a049Smrg struct tty *
stty_tty(dev_t dev)68396434039Scegger stty_tty(dev_t dev)
6845df9a049Smrg {
68596434039Scegger 	struct stty_softc *sc = device_lookup_private(&stty_cd, SPIF_CARD(dev));
6865df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(dev)];
6875df9a049Smrg 
6885df9a049Smrg 	return (sp->sp_tty);
6895df9a049Smrg }
6905df9a049Smrg 
6915df9a049Smrg void
stty_stop(struct tty * tp,int flags)69296434039Scegger stty_stop(struct tty *tp, int flags)
6935df9a049Smrg {
6941a9e64b4Sdrochner 	struct stty_softc *sc = device_lookup_private(&stty_cd,
6951a9e64b4Sdrochner 						      SPIF_CARD(tp->t_dev));
6965df9a049Smrg 	struct stty_port *sp = &sc->sc_port[SPIF_PORT(tp->t_dev)];
6975df9a049Smrg 	int s;
6985df9a049Smrg 
6995df9a049Smrg 	s = spltty();
7005df9a049Smrg 	if (ISSET(tp->t_state, TS_BUSY)) {
7015df9a049Smrg 		if (!ISSET(tp->t_state, TS_TTSTOP))
7025df9a049Smrg 			SET(tp->t_state, TS_FLUSH);
7035df9a049Smrg 		SET(sp->sp_flags, STTYF_STOP);
7045df9a049Smrg 	}
7055df9a049Smrg 	splx(s);
7065df9a049Smrg }
7075df9a049Smrg 
7085df9a049Smrg void
stty_start(struct tty * tp)70996434039Scegger stty_start(struct tty *tp)
7105df9a049Smrg {
7111a9e64b4Sdrochner 	struct stty_softc *stc = device_lookup_private(&stty_cd,
7121a9e64b4Sdrochner 						       SPIF_CARD(tp->t_dev));
7135df9a049Smrg 	struct stty_port *sp = &stc->sc_port[SPIF_PORT(tp->t_dev)];
7145df9a049Smrg 	struct spif_softc *sc = sp->sp_sc;
7155df9a049Smrg 	int s;
7165df9a049Smrg 
7175df9a049Smrg 	s = spltty();
7185df9a049Smrg 
7195df9a049Smrg 	if (!ISSET(tp->t_state, TS_TTSTOP | TS_TIMEOUT | TS_BUSY)) {
720dc26833bSad 		if (ttypull(tp)) {
7215df9a049Smrg 			sp->sp_txc = ndqb(&tp->t_outq, 0);
7225df9a049Smrg 			sp->sp_txp = tp->t_outq.c_cf;
7235df9a049Smrg 			SET(tp->t_state, TS_BUSY);
7245df9a049Smrg 			STC_WRITE(sc, STC_CAR, sp->sp_channel);
7255df9a049Smrg 			STC_WRITE(sc, STC_SRER,
7265df9a049Smrg 			    STC_READ(sc, STC_SRER) | CD180_SRER_TXD);
7275df9a049Smrg 		}
7285df9a049Smrg 	}
7295df9a049Smrg 
7305df9a049Smrg 	splx(s);
7315df9a049Smrg }
7325df9a049Smrg 
7335df9a049Smrg int
spif_stcintr_rxexception(struct spif_softc * sc,int * needsoftp)734454af1c0Sdsl spif_stcintr_rxexception(struct spif_softc *sc, int *needsoftp)
7355df9a049Smrg {
7365df9a049Smrg 	struct stty_port *sp;
737579b9cbdStsutsui 	uint8_t channel, *ptr;
7385df9a049Smrg 
7395df9a049Smrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
7405df9a049Smrg 	sp = &sc->sc_ttys->sc_port[channel];
7415df9a049Smrg 	ptr = sp->sp_rput;
7425df9a049Smrg 	*ptr++ = STC_READ(sc, STC_RCSR);
7435df9a049Smrg 	*ptr++ = STC_READ(sc, STC_RDR);
7445df9a049Smrg 	if (ptr == sp->sp_rend)
7455df9a049Smrg 		ptr = sp->sp_rbuf;
7465df9a049Smrg 	if (ptr == sp->sp_rget) {
7475df9a049Smrg 		if (ptr == sp->sp_rbuf)
7485df9a049Smrg 			ptr = sp->sp_rend;
7495df9a049Smrg 		ptr -= 2;
7505df9a049Smrg 		SET(sp->sp_flags, STTYF_RING_OVERFLOW);
7515df9a049Smrg 	}
7525df9a049Smrg 	STC_WRITE(sc, STC_EOSRR, 0);
7535df9a049Smrg 	*needsoftp = 1;
7545df9a049Smrg 	sp->sp_rput = ptr;
7555df9a049Smrg 	return (1);
7565df9a049Smrg }
7575df9a049Smrg 
7585df9a049Smrg int
spif_stcintr_rx(struct spif_softc * sc,int * needsoftp)759454af1c0Sdsl spif_stcintr_rx(struct spif_softc *sc, int *needsoftp)
7605df9a049Smrg {
7615df9a049Smrg 	struct stty_port *sp;
762e67f4be2Smartin 	uint8_t channel, *ptr, cnt;
7635df9a049Smrg 	int i;
7645df9a049Smrg 
7655df9a049Smrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
7665df9a049Smrg 	sp = &sc->sc_ttys->sc_port[channel];
7675df9a049Smrg 	ptr = sp->sp_rput;
7685df9a049Smrg 	cnt = STC_READ(sc, STC_RDCR);
7695df9a049Smrg 	for (i = 0; i < cnt; i++) {
7705df9a049Smrg 		*ptr++ = 0;
771e67f4be2Smartin 		(void)STC_READ(sc, STC_RCSR);
7725df9a049Smrg 		*ptr++ = STC_READ(sc, STC_RDR);
7735df9a049Smrg 		if (ptr == sp->sp_rend)
7745df9a049Smrg 			ptr = sp->sp_rbuf;
7755df9a049Smrg 		if (ptr == sp->sp_rget) {
7765df9a049Smrg 			if (ptr == sp->sp_rbuf)
7775df9a049Smrg 				ptr = sp->sp_rend;
7785df9a049Smrg 			ptr -= 2;
7795df9a049Smrg 			SET(sp->sp_flags, STTYF_RING_OVERFLOW);
7805df9a049Smrg 			break;
7815df9a049Smrg 		}
7825df9a049Smrg 	}
7835df9a049Smrg 	STC_WRITE(sc, STC_EOSRR, 0);
7845df9a049Smrg 	if (cnt) {
7855df9a049Smrg 		*needsoftp = 1;
7865df9a049Smrg 		sp->sp_rput = ptr;
7875df9a049Smrg 	}
7885df9a049Smrg 	return (1);
7895df9a049Smrg }
7905df9a049Smrg 
7915df9a049Smrg int
spif_stcintr_tx(struct spif_softc * sc,int * needsoftp)792454af1c0Sdsl spif_stcintr_tx(struct spif_softc *sc, int *needsoftp)
7935df9a049Smrg {
7945df9a049Smrg 	struct stty_port *sp;
795579b9cbdStsutsui 	uint8_t channel, ch;
7965df9a049Smrg 	int cnt = 0;
7975df9a049Smrg 
7985df9a049Smrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
7995df9a049Smrg 	sp = &sc->sc_ttys->sc_port[channel];
8005df9a049Smrg 	if (!ISSET(sp->sp_flags, STTYF_STOP)) {
8015df9a049Smrg 		if (ISSET(sp->sp_flags, STTYF_SET_BREAK)) {
8025df9a049Smrg 			STC_WRITE(sc, STC_TDR, 0);
8035df9a049Smrg 			STC_WRITE(sc, STC_TDR, 0x81);
8045df9a049Smrg 			CLR(sp->sp_flags, STTYF_SET_BREAK);
8055df9a049Smrg 			cnt += 2;
8065df9a049Smrg 		}
8075df9a049Smrg 		if (ISSET(sp->sp_flags, STTYF_CLR_BREAK)) {
8085df9a049Smrg 			STC_WRITE(sc, STC_TDR, 0);
8095df9a049Smrg 			STC_WRITE(sc, STC_TDR, 0x83);
8105df9a049Smrg 			CLR(sp->sp_flags, STTYF_CLR_BREAK);
8115df9a049Smrg 			cnt += 2;
8125df9a049Smrg 		}
8135df9a049Smrg 
8145df9a049Smrg 		while (sp->sp_txc > 0 && cnt < (CD180_TX_FIFO_SIZE-1)) {
8155df9a049Smrg 			ch = *sp->sp_txp;
8165df9a049Smrg 			sp->sp_txc--;
8175df9a049Smrg 			sp->sp_txp++;
8185df9a049Smrg 
8195df9a049Smrg 			if (ch == 0) {
8205df9a049Smrg 				STC_WRITE(sc, STC_TDR, ch);
8215df9a049Smrg 				cnt++;
8225df9a049Smrg 			}
8235df9a049Smrg 			STC_WRITE(sc, STC_TDR, ch);
8245df9a049Smrg 			cnt++;
8255df9a049Smrg 		}
8265df9a049Smrg 	}
8275df9a049Smrg 
8285df9a049Smrg 	if (sp->sp_txc == 0 ||
8295df9a049Smrg 	    ISSET(sp->sp_flags, STTYF_STOP)) {
8305df9a049Smrg 		STC_WRITE(sc, STC_SRER, STC_READ(sc, STC_SRER) &
8315df9a049Smrg 		    (~CD180_SRER_TXD));
8325df9a049Smrg 		CLR(sp->sp_flags, STTYF_STOP);
8335df9a049Smrg 		SET(sp->sp_flags, STTYF_DONE);
8345df9a049Smrg 		*needsoftp = 1;
8355df9a049Smrg 	}
8365df9a049Smrg 
8375df9a049Smrg 	STC_WRITE(sc, STC_EOSRR, 0);
8385df9a049Smrg 
8395df9a049Smrg 	return (1);
8405df9a049Smrg }
8415df9a049Smrg 
8425df9a049Smrg int
spif_stcintr_mx(struct spif_softc * sc,int * needsoftp)843454af1c0Sdsl spif_stcintr_mx(struct spif_softc *sc, int *needsoftp)
8445df9a049Smrg {
8455df9a049Smrg 	struct stty_port *sp;
846579b9cbdStsutsui 	uint8_t channel, mcr;
8475df9a049Smrg 
8485df9a049Smrg 	channel = CD180_GSCR_CHANNEL(STC_READ(sc, STC_GSCR1));
8495df9a049Smrg 	sp = &sc->sc_ttys->sc_port[channel];
8505df9a049Smrg 	mcr = STC_READ(sc, STC_MCR);
8515df9a049Smrg 	if (mcr & CD180_MCR_CD) {
8525df9a049Smrg 		SET(sp->sp_flags, STTYF_CDCHG);
8535df9a049Smrg 		*needsoftp = 1;
8545df9a049Smrg 	}
8555df9a049Smrg 	STC_WRITE(sc, STC_MCR, 0);
8565df9a049Smrg 	STC_WRITE(sc, STC_EOSRR, 0);
8575df9a049Smrg 	return (1);
8585df9a049Smrg }
8595df9a049Smrg 
8605df9a049Smrg int
spif_stcintr(void * vsc)861454af1c0Sdsl spif_stcintr(void *vsc)
8625df9a049Smrg {
8635df9a049Smrg 	struct spif_softc *sc = (struct spif_softc *)vsc;
8645df9a049Smrg 	int needsoft = 0, r = 0, i;
865579b9cbdStsutsui 	uint8_t ar;
8665df9a049Smrg 
8675df9a049Smrg 	for (i = 0; i < 8; i++) {
8685df9a049Smrg 		ar = ISTC_READ(sc, STC_RRAR) & CD180_GSVR_IMASK;
8695df9a049Smrg 		if (ar == CD180_GSVR_RXGOOD)
8705df9a049Smrg 			r |= spif_stcintr_rx(sc, &needsoft);
8715df9a049Smrg 		else if (ar == CD180_GSVR_RXEXCEPTION)
8725df9a049Smrg 			r |= spif_stcintr_rxexception(sc, &needsoft);
8735df9a049Smrg 	}
8745df9a049Smrg 
8755df9a049Smrg 	for (i = 0; i < 8; i++) {
8765df9a049Smrg 		ar = ISTC_READ(sc, STC_TRAR) & CD180_GSVR_IMASK;
8775df9a049Smrg 		if (ar == CD180_GSVR_TXDATA)
8785df9a049Smrg 			r |= spif_stcintr_tx(sc, &needsoft);
8795df9a049Smrg 	}
8805df9a049Smrg 
8815df9a049Smrg 	for (i = 0; i < 8; i++) {
8825df9a049Smrg 		ar = ISTC_READ(sc, STC_MRAR) & CD180_GSVR_IMASK;
8835df9a049Smrg 		if (ar == CD180_GSVR_STATCHG)
8845df9a049Smrg 			r |= spif_stcintr_mx(sc, &needsoft);
8855df9a049Smrg 	}
8865df9a049Smrg 
8875df9a049Smrg 	if (needsoft)
88846ed8f7dSad 		softint_schedule(sc->sc_softih);
8895df9a049Smrg 	return (r);
8905df9a049Smrg }
8915df9a049Smrg 
8925df9a049Smrg void
spif_softintr(void * vsc)893454af1c0Sdsl spif_softintr(void *vsc)
8945df9a049Smrg {
8955df9a049Smrg 	struct spif_softc *sc = (struct spif_softc *)vsc;
8965df9a049Smrg 	struct stty_softc *stc = sc->sc_ttys;
897e67f4be2Smartin 	int i, data, s, flags;
898579b9cbdStsutsui 	uint8_t stat, msvr;
8995df9a049Smrg 	struct stty_port *sp;
9005df9a049Smrg 	struct tty *tp;
9015df9a049Smrg 
9025df9a049Smrg 	if (stc != NULL) {
9035df9a049Smrg 		for (i = 0; i < stc->sc_nports; i++) {
9045df9a049Smrg 			sp = &stc->sc_port[i];
9055df9a049Smrg 			tp = sp->sp_tty;
9065df9a049Smrg 
9075df9a049Smrg 			if (!ISSET(tp->t_state, TS_ISOPEN))
9085df9a049Smrg 				continue;
9095df9a049Smrg 
9105df9a049Smrg 			while (sp->sp_rget != sp->sp_rput) {
9115df9a049Smrg 				stat = sp->sp_rget[0];
9125df9a049Smrg 				data = sp->sp_rget[1];
9135df9a049Smrg 				sp->sp_rget += 2;
9145df9a049Smrg 				if (sp->sp_rget == sp->sp_rend)
9155df9a049Smrg 					sp->sp_rget = sp->sp_rbuf;
9165df9a049Smrg 
9175df9a049Smrg 				if (stat & (CD180_RCSR_BE | CD180_RCSR_FE))
9185df9a049Smrg 					data |= TTY_FE;
9195df9a049Smrg 
9205df9a049Smrg 				if (stat & CD180_RCSR_PE)
9215df9a049Smrg 					data |= TTY_PE;
9225df9a049Smrg 
9235df9a049Smrg 				(*tp->t_linesw->l_rint)(data, tp);
9245df9a049Smrg 			}
9255df9a049Smrg 
9265df9a049Smrg 			s = splhigh();
9275df9a049Smrg 			flags = sp->sp_flags;
9285df9a049Smrg 			CLR(sp->sp_flags, STTYF_DONE | STTYF_CDCHG |
9295df9a049Smrg 			    STTYF_RING_OVERFLOW);
9305df9a049Smrg 			splx(s);
9315df9a049Smrg 
9325df9a049Smrg 			if (ISSET(flags, STTYF_CDCHG)) {
9335df9a049Smrg 				s = spltty();
9345df9a049Smrg 				STC_WRITE(sc, STC_CAR, i);
9355df9a049Smrg 				msvr = STC_READ(sc, STC_MSVR);
9365df9a049Smrg 				splx(s);
9375df9a049Smrg 
9385df9a049Smrg 				sp->sp_carrier = msvr & CD180_MSVR_CD;
9395df9a049Smrg 				(*tp->t_linesw->l_modem)(tp,
9405df9a049Smrg 				    sp->sp_carrier);
9415df9a049Smrg 			}
9425df9a049Smrg 
9435df9a049Smrg 			if (ISSET(flags, STTYF_RING_OVERFLOW)) {
9445df9a049Smrg 				log(LOG_WARNING, "%s-%x: ring overflow\n",
945d4bff0e8Smrg 					device_xname(stc->sc_dev), i);
9465df9a049Smrg 			}
9475df9a049Smrg 
9485df9a049Smrg 			if (ISSET(flags, STTYF_DONE)) {
9495df9a049Smrg 				ndflush(&tp->t_outq,
9505df9a049Smrg 				    sp->sp_txp - tp->t_outq.c_cf);
9515df9a049Smrg 				CLR(tp->t_state, TS_BUSY);
9525df9a049Smrg 				(*tp->t_linesw->l_start)(tp);
9535df9a049Smrg 			}
9545df9a049Smrg 		}
9555df9a049Smrg 	}
9565df9a049Smrg }
9575df9a049Smrg 
9585df9a049Smrg void
stty_write_ccr(struct spif_softc * sc,uint8_t val)959579b9cbdStsutsui stty_write_ccr(struct spif_softc *sc, uint8_t val)
9605df9a049Smrg {
9615df9a049Smrg 	int tries = 100000;
9625df9a049Smrg 
9635df9a049Smrg 	while (STC_READ(sc, STC_CCR) && tries--)
9645df9a049Smrg 		/*EMPTY*/;
9655df9a049Smrg 	if (tries == 0)
966d4bff0e8Smrg 		aprint_error_dev(sc->sc_dev, "ccr timeout\n");
9675df9a049Smrg 	STC_WRITE(sc, STC_CCR, val);
9685df9a049Smrg }
9695df9a049Smrg 
9705df9a049Smrg int
stty_compute_baud(speed_t speed,int clock,uint8_t * bprlp,uint8_t * bprhp)971579b9cbdStsutsui stty_compute_baud(speed_t speed, int clock, uint8_t *bprlp, uint8_t *bprhp)
9725df9a049Smrg {
973579b9cbdStsutsui 	uint32_t rate;
9745df9a049Smrg 
9755df9a049Smrg 	rate = (2 * clock) / (16 * speed);
9765df9a049Smrg 	if (rate & 1)
9775df9a049Smrg 		rate = (rate >> 1) + 1;
9785df9a049Smrg 	else
9795df9a049Smrg 		rate = rate >> 1;
9805df9a049Smrg 
9815df9a049Smrg 	if (rate > 0xffff || rate == 0)
9825df9a049Smrg 		return (1);
9835df9a049Smrg 
9845df9a049Smrg 	*bprlp = rate & 0xff;
9855df9a049Smrg 	*bprhp = (rate >> 8) & 0xff;
9865df9a049Smrg 	return (0);
9875df9a049Smrg }
9885df9a049Smrg 
9895df9a049Smrg int
sbpp_match(device_t parent,cfdata_t vcf,void * aux)9907cf29912Scegger sbpp_match(device_t parent, cfdata_t vcf, void *aux)
9915df9a049Smrg {
9921a9e64b4Sdrochner 	struct spif_softc *sc = device_private(parent);
9935df9a049Smrg 
9945df9a049Smrg 	return (aux == sbpp_match && sc->sc_bpps == NULL);
9955df9a049Smrg }
9965df9a049Smrg 
9975df9a049Smrg void
sbpp_attach(device_t parent,device_t dev,void * aux)9987cf29912Scegger sbpp_attach(device_t parent, device_t dev, void *aux)
9995df9a049Smrg {
10001a9e64b4Sdrochner 	struct spif_softc *sc = device_private(parent);
10011a9e64b4Sdrochner 	struct sbpp_softc *psc = device_private(dev);
10025df9a049Smrg 	int port;
10035df9a049Smrg 
10045df9a049Smrg 	sc->sc_bpps = psc;
10055df9a049Smrg 
10065df9a049Smrg 	for (port = 0; port < sc->sc_npar; port++) {
10075df9a049Smrg 	}
10085df9a049Smrg 
10095df9a049Smrg 	psc->sc_nports = port;
10105df9a049Smrg 	printf(": %d port%s\n", port, port == 1 ? "" : "s");
10115df9a049Smrg }
10125df9a049Smrg 
10135df9a049Smrg int
sbpp_open(dev_t dev,int flags,int mode,struct lwp * l)1014454af1c0Sdsl sbpp_open(dev_t dev, int flags, int mode, struct lwp *l)
10155df9a049Smrg {
10165df9a049Smrg 	return (ENXIO);
10175df9a049Smrg }
10185df9a049Smrg 
10195df9a049Smrg int
sbpp_close(dev_t dev,int flags,int mode,struct lwp * l)1020454af1c0Sdsl sbpp_close(dev_t dev, int flags, int mode, struct lwp *l)
10215df9a049Smrg {
10225df9a049Smrg 	return (ENXIO);
10235df9a049Smrg }
10245df9a049Smrg 
10255df9a049Smrg int
spif_ppcintr(void * v)1026454af1c0Sdsl spif_ppcintr(void *v)
10275df9a049Smrg {
10285df9a049Smrg 	return (0);
10295df9a049Smrg }
10305df9a049Smrg 
10315df9a049Smrg int
sbpp_read(dev_t dev,struct uio * uio,int flags)1032454af1c0Sdsl sbpp_read(dev_t dev, struct uio *uio, int flags)
10335df9a049Smrg {
10345df9a049Smrg 	return (sbpp_rw(dev, uio));
10355df9a049Smrg }
10365df9a049Smrg 
10375df9a049Smrg int
sbpp_write(dev_t dev,struct uio * uio,int flags)1038454af1c0Sdsl sbpp_write(dev_t dev, struct uio *uio, int flags)
10395df9a049Smrg {
10405df9a049Smrg 	return (sbpp_rw(dev, uio));
10415df9a049Smrg }
10425df9a049Smrg 
10435df9a049Smrg int
sbpp_rw(dev_t dev,struct uio * uio)1044454af1c0Sdsl sbpp_rw(dev_t dev, struct uio *uio)
10455df9a049Smrg {
10465df9a049Smrg 	return (ENXIO);
10475df9a049Smrg }
10485df9a049Smrg 
10495df9a049Smrg int
sbpp_poll(dev_t dev,int events,struct lwp * l)1050454af1c0Sdsl sbpp_poll(dev_t dev, int events, struct lwp *l)
10515df9a049Smrg {
105295e1ffb1Schristos 	return (seltrue(dev, events, l));
10535df9a049Smrg }
10545df9a049Smrg 
10555df9a049Smrg int
sbpp_ioctl(dev_t dev,u_long cmd,void * data,int flags,struct lwp * l)1056454af1c0Sdsl sbpp_ioctl(dev_t dev, u_long cmd, void *data, int flags, struct lwp *l)
10575df9a049Smrg {
10585df9a049Smrg 	int error;
10595df9a049Smrg 
10605df9a049Smrg 	error = ENOTTY;
10615df9a049Smrg 
10625df9a049Smrg 	return (error);
10635df9a049Smrg }
10645df9a049Smrg 
10655df9a049Smrg #endif /* NSPIF */
1066