xref: /netbsd-src/sys/dev/pci/rdcide.c (revision a536ee5124e62c9a0051a252f7833dc8f50f44c9)
1 /*	$NetBSD: rdcide.c,v 1.7 2012/07/31 15:50:36 bouyer Exp $	*/
2 
3 /*
4  * Copyright (c) 2011 Manuel Bouyer.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  *
15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25  */
26 
27 #include <sys/cdefs.h>
28 __KERNEL_RCSID(0, "$NetBSD: rdcide.c,v 1.7 2012/07/31 15:50:36 bouyer Exp $");
29 
30 #include <sys/param.h>
31 #include <sys/systm.h>
32 
33 #include <dev/pci/pcivar.h>
34 #include <dev/pci/pcidevs.h>
35 #include <dev/pci/pciidereg.h>
36 #include <dev/pci/pciidevar.h>
37 #include <dev/pci/rdcide_reg.h>
38 
39 static void rdcide_chip_map(struct pciide_softc *,
40     const struct pci_attach_args *);
41 static void rdcide_setup_channel(struct ata_channel *);
42 
43 static bool rdcide_resume(device_t, const pmf_qual_t *);
44 static bool rdcide_suspend(device_t, const pmf_qual_t *);
45 static int  rdcide_match(device_t, cfdata_t, void *);
46 static void rdcide_attach(device_t, device_t, void *);
47 
48 static const struct pciide_product_desc pciide_intel_products[] =  {
49 	{ PCI_PRODUCT_RDC_IDE,
50 	  0,
51 	  "RDC IDE controller",
52 	  rdcide_chip_map,
53 	},
54 };
55 
56 CFATTACH_DECL_NEW(rdcide, sizeof(struct pciide_softc),
57     rdcide_match, rdcide_attach, NULL, NULL);
58 
59 static int
60 rdcide_match(device_t parent, cfdata_t match, void *aux)
61 {
62 	struct pci_attach_args *pa = aux;
63 
64 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_RDC) {
65 		if (pciide_lookup_product(pa->pa_id, pciide_intel_products))
66 			return (2);
67 	}
68 	return (0);
69 }
70 
71 static void
72 rdcide_attach(device_t parent, device_t self, void *aux)
73 {
74 	struct pci_attach_args *pa = aux;
75 	struct pciide_softc *sc = device_private(self);
76 
77 	sc->sc_wdcdev.sc_atac.atac_dev = self;
78 
79 	pciide_common_attach(sc, pa,
80 	    pciide_lookup_product(pa->pa_id, pciide_intel_products));
81 
82 	if (!pmf_device_register(self, rdcide_suspend, rdcide_resume))
83 		aprint_error_dev(self, "couldn't establish power handler\n");
84 }
85 
86 static bool
87 rdcide_resume(device_t dv, const pmf_qual_t *qual)
88 {
89 	struct pciide_softc *sc = device_private(dv);
90 
91 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_PATR,
92 	    sc->sc_pm_reg[0]);
93 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_PSD1ATR,
94 	    sc->sc_pm_reg[1]);
95 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_UDCCR,
96 	    sc->sc_pm_reg[2]);
97 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_IIOCR,
98 	    sc->sc_pm_reg[3]);
99 
100 	return true;
101 }
102 
103 static bool
104 rdcide_suspend(device_t dv, const pmf_qual_t *qual)
105 {
106 	struct pciide_softc *sc = device_private(dv);
107 
108 	sc->sc_pm_reg[0] = pci_conf_read(sc->sc_pc, sc->sc_tag,
109 	    RDCIDE_PATR);
110 	sc->sc_pm_reg[1] = pci_conf_read(sc->sc_pc, sc->sc_tag,
111 	    RDCIDE_PSD1ATR);
112 	sc->sc_pm_reg[2] = pci_conf_read(sc->sc_pc, sc->sc_tag,
113 	    RDCIDE_UDCCR);
114 	sc->sc_pm_reg[3] = pci_conf_read(sc->sc_pc, sc->sc_tag,
115 	    RDCIDE_IIOCR);
116 
117 	return true;
118 }
119 
120 static void
121 rdcide_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
122 {
123 	struct pciide_channel *cp;
124 	int channel;
125 	u_int32_t patr;
126 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
127 
128 	if (pciide_chipen(sc, pa) == 0)
129 		return;
130 
131 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
132 	    "bus-master DMA support present");
133 	pciide_mapreg_dma(sc, pa);
134 	aprint_verbose("\n");
135 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
136 	if (sc->sc_dma_ok) {
137 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA;
138 		sc->sc_wdcdev.irqack = pciide_irqack;
139 		sc->sc_wdcdev.dma_init = pciide_dma_init;
140 	}
141 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
142 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
143 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 5;
144 	sc->sc_wdcdev.sc_atac.atac_set_modes = rdcide_setup_channel;
145 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
146 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
147 	sc->sc_wdcdev.wdc_maxdrives = 2;
148 
149 	ATADEBUG_PRINT(("rdcide_setup_chip: old PATR=0x%x",
150 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PATR)),
151 	    DEBUG_PROBE);
152 	ATADEBUG_PRINT((", PSD1ATR=0x%x",
153 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PSD1ATR)),
154 	    DEBUG_PROBE);
155 	ATADEBUG_PRINT((", UDCCR 0x%x",
156 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_UDCCR)),
157 	    DEBUG_PROBE);
158 	ATADEBUG_PRINT((", IIOCR 0x%x",
159 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_IIOCR)),
160 	    DEBUG_PROBE);
161 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
162 
163 	wdc_allocate_regs(&sc->sc_wdcdev);
164 
165 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
166 	     channel++) {
167 		cp = &sc->pciide_channels[channel];
168 		if (pciide_chansetup(sc, channel, interface) == 0)
169 			continue;
170 		patr = pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PATR);
171 		if ((patr & RDCIDE_PATR_EN(channel)) == 0) {
172 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
173 			    "%s channel ignored (disabled)\n", cp->name);
174 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
175 			continue;
176 		}
177 		pciide_mapchan(pa, cp, interface, pciide_pci_intr);
178 	}
179 	ATADEBUG_PRINT(("rdcide_setup_chip: PATR=0x%x",
180 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PATR)),
181 	    DEBUG_PROBE);
182 	ATADEBUG_PRINT((", PSD1ATR=0x%x",
183 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PSD1ATR)),
184 	    DEBUG_PROBE);
185 	ATADEBUG_PRINT((", UDCCR 0x%x",
186 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_UDCCR)),
187 	    DEBUG_PROBE);
188 	ATADEBUG_PRINT((", IIOCR 0x%x",
189 	    pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_IIOCR)),
190 	    DEBUG_PROBE);
191 	ATADEBUG_PRINT(("\n"), DEBUG_PROBE);
192 
193 }
194 
195 static void
196 rdcide_setup_channel(struct ata_channel *chp)
197 {
198 	u_int8_t drive;
199 	u_int32_t patr, psd1atr, udccr, iiocr;
200 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
201 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
202 	struct ata_drive_datas *drvp = cp->ata_channel.ch_drive;
203 
204 	patr = pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PATR);
205 	psd1atr = pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_PSD1ATR);
206 	udccr = pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_UDCCR);
207 	iiocr = pci_conf_read(sc->sc_pc, sc->sc_tag, RDCIDE_IIOCR);
208 
209 	/* setup DMA */
210 	pciide_channel_dma_setup(cp);
211 
212 	/* clear modes */
213 	patr = patr & (RDCIDE_PATR_EN(0) | RDCIDE_PATR_EN(1));
214 	psd1atr &= ~RDCIDE_PSD1ATR_SETUP_MASK(chp->ch_channel);
215 	psd1atr &= ~RDCIDE_PSD1ATR_HOLD_MASK(chp->ch_channel);
216 	for (drive = 0; drive < 2; drive++) {
217 		udccr &= ~RDCIDE_UDCCR_EN(chp->ch_channel, drive);
218 		udccr &= ~RDCIDE_UDCCR_TIM_MASK(chp->ch_channel, drive);
219 		iiocr &= ~RDCIDE_IIOCR_CLK_MASK(chp->ch_channel, drive);
220 	}
221 	/* now setup modes */
222 	for (drive = 0; drive < 2; drive++) {
223 		if (drvp[drive].drive_type == ATA_DRIVET_NONE)
224 			continue;
225 		if (drvp[drive].drive_type == ATA_DRIVET_ATAPI)
226 			patr |= RDCIDE_PATR_ATA(chp->ch_channel, drive);
227 		if (drive == 0) {
228 			patr |= RDCIDE_PATR_SETUP(
229 			    rdcide_setup[drvp[drive].PIO_mode],
230 			    chp->ch_channel);
231 			patr |= RDCIDE_PATR_HOLD(
232 			    rdcide_hold[drvp[drive].PIO_mode],
233 			    chp->ch_channel);
234 		} else {
235 			patr |= RDCIDE_PATR_DEV1_TEN(chp->ch_channel);
236 			psd1atr |= RDCIDE_PSD1ATR_SETUP(
237 			    rdcide_setup[drvp[drive].PIO_mode],
238 			    chp->ch_channel);
239 			psd1atr |= RDCIDE_PSD1ATR_HOLD(
240 			    rdcide_hold[drvp[drive].PIO_mode],
241 			    chp->ch_channel);
242 		}
243 		if (drvp[drive].PIO_mode > 0) {
244 			patr |= RDCIDE_PATR_FTIM(chp->ch_channel, drive);
245 			patr |= RDCIDE_PATR_IORDY(chp->ch_channel, drive);
246 		}
247 		if (drvp[drive].drive_flags & ATA_DRIVE_DMA) {
248 			patr |= RDCIDE_PATR_DMAEN(chp->ch_channel, drive);
249 		}
250 		if ((drvp[drive].drive_flags & ATA_DRIVE_UDMA) == 0)
251 			continue;
252 
253 		if ((iiocr & RDCIDE_IIOCR_CABLE(chp->ch_channel, drive)) == 0
254 		    && drvp[drive].UDMA_mode > 2)
255 			drvp[drive].UDMA_mode = 2;
256 		udccr |= RDCIDE_UDCCR_EN(chp->ch_channel, drive);
257 		udccr |= RDCIDE_UDCCR_TIM(
258 		    rdcide_udmatim[drvp[drive].UDMA_mode],
259 		    chp->ch_channel, drive);
260 		iiocr |= RDCIDE_IIOCR_CLK(
261 		    rdcide_udmaclk[drvp[drive].UDMA_mode],
262 		    chp->ch_channel, drive);
263 	}
264 
265 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_PATR, patr);
266 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_PSD1ATR, psd1atr);
267 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_UDCCR, udccr);
268 	pci_conf_write(sc->sc_pc, sc->sc_tag, RDCIDE_IIOCR, iiocr);
269 }
270