1*87bee1d0Shikaru /* $NetBSD: qat_c62x.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $ */
2*87bee1d0Shikaru
3*87bee1d0Shikaru /*
4*87bee1d0Shikaru * Copyright (c) 2019 Internet Initiative Japan, Inc.
5*87bee1d0Shikaru * All rights reserved.
6*87bee1d0Shikaru *
7*87bee1d0Shikaru * Redistribution and use in source and binary forms, with or without
8*87bee1d0Shikaru * modification, are permitted provided that the following conditions
9*87bee1d0Shikaru * are met:
10*87bee1d0Shikaru * 1. Redistributions of source code must retain the above copyright
11*87bee1d0Shikaru * notice, this list of conditions and the following disclaimer.
12*87bee1d0Shikaru * 2. Redistributions in binary form must reproduce the above copyright
13*87bee1d0Shikaru * notice, this list of conditions and the following disclaimer in the
14*87bee1d0Shikaru * documentation and/or other materials provided with the distribution.
15*87bee1d0Shikaru *
16*87bee1d0Shikaru * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17*87bee1d0Shikaru * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18*87bee1d0Shikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19*87bee1d0Shikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20*87bee1d0Shikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21*87bee1d0Shikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22*87bee1d0Shikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23*87bee1d0Shikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24*87bee1d0Shikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25*87bee1d0Shikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26*87bee1d0Shikaru * POSSIBILITY OF SUCH DAMAGE.
27*87bee1d0Shikaru */
28*87bee1d0Shikaru
29*87bee1d0Shikaru /*
30*87bee1d0Shikaru * Copyright(c) 2014 Intel Corporation.
31*87bee1d0Shikaru * Redistribution and use in source and binary forms, with or without
32*87bee1d0Shikaru * modification, are permitted provided that the following conditions
33*87bee1d0Shikaru * are met:
34*87bee1d0Shikaru *
35*87bee1d0Shikaru * * Redistributions of source code must retain the above copyright
36*87bee1d0Shikaru * notice, this list of conditions and the following disclaimer.
37*87bee1d0Shikaru * * Redistributions in binary form must reproduce the above copyright
38*87bee1d0Shikaru * notice, this list of conditions and the following disclaimer in
39*87bee1d0Shikaru * the documentation and/or other materials provided with the
40*87bee1d0Shikaru * distribution.
41*87bee1d0Shikaru * * Neither the name of Intel Corporation nor the names of its
42*87bee1d0Shikaru * contributors may be used to endorse or promote products derived
43*87bee1d0Shikaru * from this software without specific prior written permission.
44*87bee1d0Shikaru *
45*87bee1d0Shikaru * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
46*87bee1d0Shikaru * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
47*87bee1d0Shikaru * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
48*87bee1d0Shikaru * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
49*87bee1d0Shikaru * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
50*87bee1d0Shikaru * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
51*87bee1d0Shikaru * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
52*87bee1d0Shikaru * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
53*87bee1d0Shikaru * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
54*87bee1d0Shikaru * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
55*87bee1d0Shikaru * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
56*87bee1d0Shikaru */
57*87bee1d0Shikaru
58*87bee1d0Shikaru #include <sys/cdefs.h>
59*87bee1d0Shikaru __KERNEL_RCSID(0, "$NetBSD: qat_c62x.c,v 1.1 2019/11/20 09:37:46 hikaru Exp $");
60*87bee1d0Shikaru
61*87bee1d0Shikaru #include <sys/param.h>
62*87bee1d0Shikaru #include <sys/systm.h>
63*87bee1d0Shikaru
64*87bee1d0Shikaru #include <dev/pci/pcireg.h>
65*87bee1d0Shikaru #include <dev/pci/pcivar.h>
66*87bee1d0Shikaru
67*87bee1d0Shikaru #include "qatreg.h"
68*87bee1d0Shikaru #include "qat_hw17reg.h"
69*87bee1d0Shikaru #include "qat_c62xreg.h"
70*87bee1d0Shikaru #include "qatvar.h"
71*87bee1d0Shikaru #include "qat_hw17var.h"
72*87bee1d0Shikaru
73*87bee1d0Shikaru static uint32_t
qat_c62x_get_accel_mask(struct qat_softc * sc)74*87bee1d0Shikaru qat_c62x_get_accel_mask(struct qat_softc *sc)
75*87bee1d0Shikaru {
76*87bee1d0Shikaru pcireg_t fusectl, strap;
77*87bee1d0Shikaru
78*87bee1d0Shikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
79*87bee1d0Shikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
80*87bee1d0Shikaru
81*87bee1d0Shikaru return (((~(fusectl | strap)) >> ACCEL_REG_OFFSET_C62X) &
82*87bee1d0Shikaru ACCEL_MASK_C62X);
83*87bee1d0Shikaru }
84*87bee1d0Shikaru
85*87bee1d0Shikaru static uint32_t
qat_c62x_get_ae_mask(struct qat_softc * sc)86*87bee1d0Shikaru qat_c62x_get_ae_mask(struct qat_softc *sc)
87*87bee1d0Shikaru {
88*87bee1d0Shikaru pcireg_t fusectl, me_strap, me_disable, ssms_disabled;
89*87bee1d0Shikaru
90*87bee1d0Shikaru fusectl = pci_conf_read(sc->sc_pc, sc->sc_pcitag, FUSECTL_REG);
91*87bee1d0Shikaru me_strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
92*87bee1d0Shikaru
93*87bee1d0Shikaru /* If SSMs are disabled, then disable the corresponding MEs */
94*87bee1d0Shikaru ssms_disabled = (~qat_c62x_get_accel_mask(sc)) & ACCEL_MASK_C62X;
95*87bee1d0Shikaru me_disable = 0x3;
96*87bee1d0Shikaru while (ssms_disabled) {
97*87bee1d0Shikaru if (ssms_disabled & 1)
98*87bee1d0Shikaru me_strap |= me_disable;
99*87bee1d0Shikaru ssms_disabled >>= 1;
100*87bee1d0Shikaru me_disable <<= 2;
101*87bee1d0Shikaru }
102*87bee1d0Shikaru
103*87bee1d0Shikaru return (~(fusectl | me_strap)) & AE_MASK_C62X;
104*87bee1d0Shikaru }
105*87bee1d0Shikaru
106*87bee1d0Shikaru static enum qat_sku
qat_c62x_get_sku(struct qat_softc * sc)107*87bee1d0Shikaru qat_c62x_get_sku(struct qat_softc *sc)
108*87bee1d0Shikaru {
109*87bee1d0Shikaru switch (sc->sc_ae_num) {
110*87bee1d0Shikaru case 8:
111*87bee1d0Shikaru return QAT_SKU_2;
112*87bee1d0Shikaru case MAX_AE_C62X:
113*87bee1d0Shikaru return QAT_SKU_4;
114*87bee1d0Shikaru }
115*87bee1d0Shikaru
116*87bee1d0Shikaru return QAT_SKU_UNKNOWN;
117*87bee1d0Shikaru }
118*87bee1d0Shikaru
119*87bee1d0Shikaru static uint32_t
qat_c62x_get_accel_cap(struct qat_softc * sc)120*87bee1d0Shikaru qat_c62x_get_accel_cap(struct qat_softc *sc)
121*87bee1d0Shikaru {
122*87bee1d0Shikaru uint32_t cap;
123*87bee1d0Shikaru pcireg_t legfuse, strap;
124*87bee1d0Shikaru
125*87bee1d0Shikaru legfuse = pci_conf_read(sc->sc_pc, sc->sc_pcitag, LEGFUSE_REG);
126*87bee1d0Shikaru strap = pci_conf_read(sc->sc_pc, sc->sc_pcitag, SOFTSTRAP_REG_C62X);
127*87bee1d0Shikaru
128*87bee1d0Shikaru cap = QAT_ACCEL_CAP_CRYPTO_SYMMETRIC +
129*87bee1d0Shikaru QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC +
130*87bee1d0Shikaru QAT_ACCEL_CAP_CIPHER +
131*87bee1d0Shikaru QAT_ACCEL_CAP_AUTHENTICATION +
132*87bee1d0Shikaru QAT_ACCEL_CAP_COMPRESSION +
133*87bee1d0Shikaru QAT_ACCEL_CAP_ZUC +
134*87bee1d0Shikaru QAT_ACCEL_CAP_SHA3;
135*87bee1d0Shikaru
136*87bee1d0Shikaru if (legfuse & LEGFUSE_ACCEL_MASK_CIPHER_SLICE) {
137*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_SYMMETRIC;
138*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_CIPHER;
139*87bee1d0Shikaru }
140*87bee1d0Shikaru if (legfuse & LEGFUSE_ACCEL_MASK_AUTH_SLICE)
141*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_AUTHENTICATION;
142*87bee1d0Shikaru if (legfuse & LEGFUSE_ACCEL_MASK_PKE_SLICE)
143*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
144*87bee1d0Shikaru if (legfuse & LEGFUSE_ACCEL_MASK_COMPRESS_SLICE)
145*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION;
146*87bee1d0Shikaru if (legfuse & LEGFUSE_ACCEL_MASK_EIA3_SLICE)
147*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_ZUC;
148*87bee1d0Shikaru
149*87bee1d0Shikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_PKE_C62X)
150*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_CRYPTO_ASYMMETRIC;
151*87bee1d0Shikaru if ((strap | legfuse) & SOFTSTRAP_SS_POWERGATE_CY_C62X)
152*87bee1d0Shikaru cap &= ~QAT_ACCEL_CAP_COMPRESSION;
153*87bee1d0Shikaru
154*87bee1d0Shikaru return cap;
155*87bee1d0Shikaru }
156*87bee1d0Shikaru
157*87bee1d0Shikaru static const char *
qat_c62x_get_fw_uof_name(struct qat_softc * sc)158*87bee1d0Shikaru qat_c62x_get_fw_uof_name(struct qat_softc *sc)
159*87bee1d0Shikaru {
160*87bee1d0Shikaru
161*87bee1d0Shikaru return AE_FW_UOF_NAME_C62X;
162*87bee1d0Shikaru }
163*87bee1d0Shikaru
164*87bee1d0Shikaru static void
qat_c62x_enable_intr(struct qat_softc * sc)165*87bee1d0Shikaru qat_c62x_enable_intr(struct qat_softc *sc)
166*87bee1d0Shikaru {
167*87bee1d0Shikaru
168*87bee1d0Shikaru /* Enable bundle and misc interrupts */
169*87bee1d0Shikaru qat_misc_write_4(sc, SMIAPF0_C62X, SMIA0_MASK_C62X);
170*87bee1d0Shikaru qat_misc_write_4(sc, SMIAPF1_C62X, SMIA1_MASK_C62X);
171*87bee1d0Shikaru }
172*87bee1d0Shikaru
173*87bee1d0Shikaru /* Worker thread to service arbiter mappings */
174*87bee1d0Shikaru static uint32_t thrd_to_arb_map[] = {
175*87bee1d0Shikaru 0x12222AAA, 0x11222AAA, 0x12222AAA, 0x11222AAA, 0x12222AAA,
176*87bee1d0Shikaru 0x11222AAA, 0x12222AAA, 0x11222AAA, 0x12222AAA, 0x11222AAA
177*87bee1d0Shikaru };
178*87bee1d0Shikaru
179*87bee1d0Shikaru static void
qat_c62x_get_arb_mapping(struct qat_softc * sc,const uint32_t ** arb_map_config)180*87bee1d0Shikaru qat_c62x_get_arb_mapping(struct qat_softc *sc, const uint32_t **arb_map_config)
181*87bee1d0Shikaru {
182*87bee1d0Shikaru int i;
183*87bee1d0Shikaru
184*87bee1d0Shikaru for (i = 1; i < MAX_AE_C62X; i++) {
185*87bee1d0Shikaru if ((~sc->sc_ae_mask) & (1 << i))
186*87bee1d0Shikaru thrd_to_arb_map[i] = 0;
187*87bee1d0Shikaru }
188*87bee1d0Shikaru *arb_map_config = thrd_to_arb_map;
189*87bee1d0Shikaru }
190*87bee1d0Shikaru
191*87bee1d0Shikaru static void
qat_c62x_enable_error_interrupts(struct qat_softc * sc)192*87bee1d0Shikaru qat_c62x_enable_error_interrupts(struct qat_softc *sc)
193*87bee1d0Shikaru {
194*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_CERR_C62X); /* ME0-ME3 */
195*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_CERR_C62X); /* ME4-ME7 */
196*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK4, ERRMSK4_CERR_C62X); /* ME8-ME9 */
197*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_CERR_C62X); /* SSM2-SSM4 */
198*87bee1d0Shikaru
199*87bee1d0Shikaru /* Reset everything except VFtoPF1_16. */
200*87bee1d0Shikaru qat_misc_read_write_and_4(sc, ERRMSK3, VF2PF1_16_C62X);
201*87bee1d0Shikaru /* Disable Secure RAM correctable error interrupt */
202*87bee1d0Shikaru qat_misc_read_write_or_4(sc, ERRMSK3, ERRMSK3_CERR_C62X);
203*87bee1d0Shikaru
204*87bee1d0Shikaru /* RI CPP bus interface error detection and reporting. */
205*87bee1d0Shikaru qat_misc_write_4(sc, RICPPINTCTL_C62X, RICPP_EN_C62X);
206*87bee1d0Shikaru
207*87bee1d0Shikaru /* TI CPP bus interface error detection and reporting. */
208*87bee1d0Shikaru qat_misc_write_4(sc, TICPPINTCTL_C62X, TICPP_EN_C62X);
209*87bee1d0Shikaru
210*87bee1d0Shikaru /* Enable CFC Error interrupts and logging. */
211*87bee1d0Shikaru qat_misc_write_4(sc, CPP_CFC_ERR_CTRL_C62X, CPP_CFC_UE_C62X);
212*87bee1d0Shikaru
213*87bee1d0Shikaru /* Enable SecureRAM to fix and log Correctable errors */
214*87bee1d0Shikaru qat_misc_write_4(sc, SECRAMCERR_C62X, SECRAM_CERR_C62X);
215*87bee1d0Shikaru
216*87bee1d0Shikaru /* Enable SecureRAM Uncorrectable error interrupts and logging */
217*87bee1d0Shikaru qat_misc_write_4(sc, SECRAMUERR, SECRAM_UERR_C62X);
218*87bee1d0Shikaru
219*87bee1d0Shikaru /* Enable Push/Pull Misc Uncorrectable error interrupts and logging */
220*87bee1d0Shikaru qat_misc_write_4(sc, CPPMEMTGTERR, TGT_UERR_C62X);
221*87bee1d0Shikaru }
222*87bee1d0Shikaru
223*87bee1d0Shikaru static void
qat_c62x_disable_error_interrupts(struct qat_softc * sc)224*87bee1d0Shikaru qat_c62x_disable_error_interrupts(struct qat_softc *sc)
225*87bee1d0Shikaru {
226*87bee1d0Shikaru /* ME0-ME3 */
227*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK0, ERRMSK0_UERR_C62X | ERRMSK0_CERR_C62X);
228*87bee1d0Shikaru /* ME4-ME7 */
229*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK1, ERRMSK1_UERR_C62X | ERRMSK1_CERR_C62X);
230*87bee1d0Shikaru /* Secure RAM, CPP Push Pull, RI, TI, SSM0-SSM1, CFC */
231*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK3, ERRMSK3_UERR_C62X | ERRMSK3_CERR_C62X);
232*87bee1d0Shikaru /* ME8-ME9 */
233*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK4, ERRMSK4_UERR_C62X | ERRMSK4_CERR_C62X);
234*87bee1d0Shikaru /* SSM2-SSM4 */
235*87bee1d0Shikaru qat_misc_write_4(sc, ERRMSK5, ERRMSK5_UERR_C62X | ERRMSK5_CERR_C62X);
236*87bee1d0Shikaru }
237*87bee1d0Shikaru
238*87bee1d0Shikaru static void
qat_c62x_enable_error_correction(struct qat_softc * sc)239*87bee1d0Shikaru qat_c62x_enable_error_correction(struct qat_softc *sc)
240*87bee1d0Shikaru {
241*87bee1d0Shikaru u_int i, mask;
242*87bee1d0Shikaru
243*87bee1d0Shikaru /* Enable Accel Engine error detection & correction */
244*87bee1d0Shikaru for (i = 0, mask = sc->sc_ae_mask; mask; i++, mask >>= 1) {
245*87bee1d0Shikaru if (!(mask & 1))
246*87bee1d0Shikaru continue;
247*87bee1d0Shikaru qat_misc_read_write_or_4(sc, AE_CTX_ENABLES_C62X(i),
248*87bee1d0Shikaru ENABLE_AE_ECC_ERR_C62X);
249*87bee1d0Shikaru qat_misc_read_write_or_4(sc, AE_MISC_CONTROL_C62X(i),
250*87bee1d0Shikaru ENABLE_AE_ECC_PARITY_CORR_C62X);
251*87bee1d0Shikaru }
252*87bee1d0Shikaru
253*87bee1d0Shikaru /* Enable shared memory error detection & correction */
254*87bee1d0Shikaru for (i = 0, mask = sc->sc_accel_mask; mask; i++, mask >>= 1) {
255*87bee1d0Shikaru if (!(mask & 1))
256*87bee1d0Shikaru continue;
257*87bee1d0Shikaru
258*87bee1d0Shikaru qat_misc_read_write_or_4(sc, UERRSSMSH(i), ERRSSMSH_EN_C62X);
259*87bee1d0Shikaru qat_misc_read_write_or_4(sc, CERRSSMSH(i), ERRSSMSH_EN_C62X);
260*87bee1d0Shikaru qat_misc_read_write_or_4(sc, PPERR(i), PPERR_EN_C62X);
261*87bee1d0Shikaru }
262*87bee1d0Shikaru
263*87bee1d0Shikaru qat_c62x_enable_error_interrupts(sc);
264*87bee1d0Shikaru }
265*87bee1d0Shikaru
266*87bee1d0Shikaru const struct qat_hw qat_hw_c62x = {
267*87bee1d0Shikaru .qhw_sram_bar_id = BAR_SRAM_ID_C62X,
268*87bee1d0Shikaru .qhw_misc_bar_id = BAR_PMISC_ID_C62X,
269*87bee1d0Shikaru .qhw_etr_bar_id = BAR_ETR_ID_C62X,
270*87bee1d0Shikaru .qhw_cap_global_offset = CAP_GLOBAL_OFFSET_C62X,
271*87bee1d0Shikaru .qhw_ae_offset = AE_OFFSET_C62X,
272*87bee1d0Shikaru .qhw_ae_local_offset = AE_LOCAL_OFFSET_C62X,
273*87bee1d0Shikaru .qhw_etr_bundle_size = ETR_BUNDLE_SIZE_C62X,
274*87bee1d0Shikaru .qhw_num_banks = ETR_MAX_BANKS_C62X,
275*87bee1d0Shikaru .qhw_num_rings_per_bank = ETR_MAX_RINGS_PER_BANK,
276*87bee1d0Shikaru .qhw_num_accel = MAX_ACCEL_C62X,
277*87bee1d0Shikaru .qhw_num_engines = MAX_AE_C62X,
278*87bee1d0Shikaru .qhw_tx_rx_gap = ETR_TX_RX_GAP_C62X,
279*87bee1d0Shikaru .qhw_tx_rings_mask = ETR_TX_RINGS_MASK_C62X,
280*87bee1d0Shikaru .qhw_clock_per_sec = CLOCK_PER_SEC_C62X,
281*87bee1d0Shikaru .qhw_fw_auth = true,
282*87bee1d0Shikaru .qhw_fw_req_size = FW_REQ_DEFAULT_SZ_HW17,
283*87bee1d0Shikaru .qhw_fw_resp_size = FW_RESP_DEFAULT_SZ_HW17,
284*87bee1d0Shikaru .qhw_ring_asym_tx = 0,
285*87bee1d0Shikaru .qhw_ring_asym_rx = 8,
286*87bee1d0Shikaru .qhw_ring_sym_tx = 2,
287*87bee1d0Shikaru .qhw_ring_sym_rx = 10,
288*87bee1d0Shikaru .qhw_mof_fwname = AE_FW_MOF_NAME_C62X,
289*87bee1d0Shikaru .qhw_mmp_fwname = AE_FW_MMP_NAME_C62X,
290*87bee1d0Shikaru .qhw_prod_type = AE_FW_PROD_TYPE_C62X,
291*87bee1d0Shikaru .qhw_get_accel_mask = qat_c62x_get_accel_mask,
292*87bee1d0Shikaru .qhw_get_ae_mask = qat_c62x_get_ae_mask,
293*87bee1d0Shikaru .qhw_get_sku = qat_c62x_get_sku,
294*87bee1d0Shikaru .qhw_get_accel_cap = qat_c62x_get_accel_cap,
295*87bee1d0Shikaru .qhw_get_fw_uof_name = qat_c62x_get_fw_uof_name,
296*87bee1d0Shikaru .qhw_enable_intr = qat_c62x_enable_intr,
297*87bee1d0Shikaru .qhw_init_admin_comms = qat_adm_mailbox_init,
298*87bee1d0Shikaru .qhw_send_admin_init = qat_adm_mailbox_send_init,
299*87bee1d0Shikaru .qhw_init_arb = qat_arb_init,
300*87bee1d0Shikaru .qhw_get_arb_mapping = qat_c62x_get_arb_mapping,
301*87bee1d0Shikaru .qhw_enable_error_correction = qat_c62x_enable_error_correction,
302*87bee1d0Shikaru .qhw_disable_error_interrupts = qat_c62x_disable_error_interrupts,
303*87bee1d0Shikaru .qhw_set_ssm_wdtimer = qat_set_ssm_wdtimer,
304*87bee1d0Shikaru .qhw_check_slice_hang = qat_check_slice_hang,
305*87bee1d0Shikaru .qhw_crypto_setup_desc = qat_hw17_crypto_setup_desc,
306*87bee1d0Shikaru .qhw_crypto_setup_req_params = qat_hw17_crypto_setup_req_params,
307*87bee1d0Shikaru .qhw_crypto_opaque_offset = offsetof(struct fw_la_resp, opaque_data),
308*87bee1d0Shikaru };
309