xref: /netbsd-src/sys/dev/pci/pciide_common.c (revision deb6f0161a9109e7de9b519dc8dfb9478668dcdd)
1 /*	$NetBSD: pciide_common.c,v 1.66 2018/09/03 16:29:32 riastradh Exp $	*/
2 
3 
4 /*
5  * Copyright (c) 1999, 2000, 2001, 2003 Manuel Bouyer.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
21  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26  *
27  */
28 
29 
30 /*
31  * Copyright (c) 1996, 1998 Christopher G. Demetriou.  All rights reserved.
32  *
33  * Redistribution and use in source and binary forms, with or without
34  * modification, are permitted provided that the following conditions
35  * are met:
36  * 1. Redistributions of source code must retain the above copyright
37  *    notice, this list of conditions and the following disclaimer.
38  * 2. Redistributions in binary form must reproduce the above copyright
39  *    notice, this list of conditions and the following disclaimer in the
40  *    documentation and/or other materials provided with the distribution.
41  * 3. All advertising materials mentioning features or use of this software
42  *    must display the following acknowledgement:
43  *      This product includes software developed by Christopher G. Demetriou
44  *	for the NetBSD Project.
45  * 4. The name of the author may not be used to endorse or promote products
46  *    derived from this software without specific prior written permission
47  *
48  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
49  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
50  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
51  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
52  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
53  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
54  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
55  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
56  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
57  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
58  */
59 
60 /*
61  * PCI IDE controller driver.
62  *
63  * Author: Christopher G. Demetriou, March 2, 1998 (derived from NetBSD
64  * sys/dev/pci/ppb.c, revision 1.16).
65  *
66  * See "PCI IDE Controller Specification, Revision 1.0 3/4/94" and
67  * "Programming Interface for Bus Master IDE Controller, Revision 1.0
68  * 5/16/94" from the PCI SIG.
69  *
70  */
71 
72 #include <sys/cdefs.h>
73 __KERNEL_RCSID(0, "$NetBSD: pciide_common.c,v 1.66 2018/09/03 16:29:32 riastradh Exp $");
74 
75 #include <sys/param.h>
76 
77 #include <dev/pci/pcireg.h>
78 #include <dev/pci/pcivar.h>
79 #include <dev/pci/pcidevs.h>
80 #include <dev/pci/pciidereg.h>
81 #include <dev/pci/pciidevar.h>
82 
83 #include <dev/ic/wdcreg.h>
84 
85 #ifdef ATADEBUG
86 int atadebug_pciide_mask = 0;
87 #endif
88 
89 #if NATA_DMA
90 static const char dmaerrfmt[] =
91     "%s:%d: unable to %s table DMA map for drive %d, error=%d\n";
92 #endif
93 
94 /* Default product description for devices not known from this controller */
95 const struct pciide_product_desc default_product_desc = {
96 	0,
97 	0,
98 	"Generic PCI IDE controller",
99 	default_chip_map,
100 };
101 
102 const struct pciide_product_desc *
103 pciide_lookup_product(pcireg_t id, const struct pciide_product_desc *pp)
104 {
105 	for (; pp->chip_map != NULL; pp++)
106 		if (PCI_PRODUCT(id) == pp->ide_product)
107 			break;
108 
109 	if (pp->chip_map == NULL)
110 		return NULL;
111 	return pp;
112 }
113 
114 void
115 pciide_common_attach(struct pciide_softc *sc, const struct pci_attach_args *pa,
116     const struct pciide_product_desc *pp)
117 {
118 	pci_chipset_tag_t pc = pa->pa_pc;
119 	pcitag_t tag = pa->pa_tag;
120 #if NATA_DMA
121 	pcireg_t csr;
122 #endif
123 	const char *displaydev = NULL;
124 	int dontprint = 0;
125 
126 	sc->sc_pci_id = pa->pa_id;
127 	if (pp == NULL) {
128 		/* should only happen for generic pciide devices */
129 		sc->sc_pp = &default_product_desc;
130 	} else {
131 		sc->sc_pp = pp;
132 		/* if ide_name == NULL, printf is done in chip-specific map */
133 		if (pp->ide_name)
134 			displaydev = pp->ide_name;
135 		else
136 			dontprint = 1;
137 	}
138 
139 	if (dontprint) {
140 		aprint_naive("disk controller\n");
141 		aprint_normal("\n"); /* ??? */
142 	} else
143 		pci_aprint_devinfo_fancy(pa, "disk controller", displaydev, 1);
144 
145 	sc->sc_pc = pa->pa_pc;
146 	sc->sc_tag = pa->pa_tag;
147 
148 #if NATA_DMA
149 	/* Set up DMA defaults; these might be adjusted by chip_map. */
150 	sc->sc_dma_maxsegsz = IDEDMA_BYTE_COUNT_MAX;
151 	sc->sc_dma_boundary = IDEDMA_BYTE_COUNT_ALIGN;
152 #endif
153 
154 #ifdef ATADEBUG
155 	if (atadebug_pciide_mask & DEBUG_PROBE)
156 		pci_conf_print(sc->sc_pc, sc->sc_tag, NULL);
157 #endif
158 	sc->sc_pp->chip_map(sc, pa);
159 
160 #if NATA_DMA
161 	if (sc->sc_dma_ok) {
162 		csr = pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG);
163 		csr |= PCI_COMMAND_MASTER_ENABLE;
164 		pci_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr);
165 	}
166 #endif
167 	ATADEBUG_PRINT(("pciide: command/status register=%x\n",
168 	    pci_conf_read(pc, tag, PCI_COMMAND_STATUS_REG)), DEBUG_PROBE);
169 }
170 
171 int
172 pciide_common_detach(struct pciide_softc *sc, int flags)
173 {
174 	struct pciide_channel *cp;
175 	struct ata_channel *wdc_cp;
176 	struct wdc_regs *wdr;
177 	int channel, drive;
178 	int rv;
179 
180 	rv = wdcdetach(sc->sc_wdcdev.sc_atac.atac_dev, flags);
181 	if (rv)
182 		return rv;
183 
184 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
185 	     channel++) {
186 		cp = &sc->pciide_channels[channel];
187 		wdc_cp = &cp->ata_channel;
188 		wdr = CHAN_TO_WDC_REGS(wdc_cp);
189 
190 		if (wdc_cp->ch_flags & ATACH_DISABLED)
191 			continue;
192 
193 		if (wdr->cmd_ios != 0)
194 			bus_space_unmap(wdr->cmd_iot,
195 			    wdr->cmd_baseioh, wdr->cmd_ios);
196 		if (cp->compat != 0) {
197 			if (wdr->ctl_ios != 0)
198 				bus_space_unmap(wdr->ctl_iot,
199 				    wdr->ctl_ioh, wdr->ctl_ios);
200 		} else {
201 			if (cp->ctl_ios != 0)
202 				bus_space_unmap(wdr->ctl_iot,
203 				    cp->ctl_baseioh, cp->ctl_ios);
204 		}
205 
206 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
207 #if NATA_DMA
208 			pciide_dma_table_teardown(sc, channel, drive);
209 #endif
210 		}
211 	}
212 
213 #if NATA_DMA
214 	if (sc->sc_dma_ios != 0)
215 		bus_space_unmap(sc->sc_dma_iot, sc->sc_dma_ioh, sc->sc_dma_ios);
216 	if (sc->sc_ba5_ss != 0)
217 		bus_space_unmap(sc->sc_ba5_st, sc->sc_ba5_sh, sc->sc_ba5_ss);
218 #endif
219 
220 	return 0;
221 }
222 
223 int
224 pciide_detach(device_t self, int flags)
225 {
226 	struct pciide_softc *sc = device_private(self);
227 	struct pciide_channel *cp;
228 	int channel;
229 #ifndef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
230 	bool has_compat_chan;
231 
232 	has_compat_chan = false;
233 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
234 	     channel++) {
235 		cp = &sc->pciide_channels[channel];
236 		if (cp->compat != 0) {
237 			has_compat_chan = true;
238 		}
239 	}
240 
241 	if (has_compat_chan != false)
242 		return EBUSY;
243 #endif
244 
245 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
246 	     channel++) {
247 		cp = &sc->pciide_channels[channel];
248 		if (cp->compat != 0)
249 			if (cp->ih != NULL) {
250 			       pciide_unmap_compat_intr(sc->sc_pc, cp, channel);
251 			       cp->ih = NULL;
252 			}
253 	}
254 
255 	if (sc->sc_pci_ih != NULL) {
256 		pci_intr_disestablish(sc->sc_pc, sc->sc_pci_ih);
257 		sc->sc_pci_ih = NULL;
258 	}
259 
260 	return pciide_common_detach(sc, flags);
261 }
262 
263 /* tell whether the chip is enabled or not */
264 int
265 pciide_chipen(struct pciide_softc *sc, const struct pci_attach_args *pa)
266 {
267 	pcireg_t csr;
268 
269 	if ((pa->pa_flags & PCI_FLAGS_IO_OKAY) == 0) {
270 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
271 		    "I/O access disabled at bridge\n");
272 		return 0;
273 	}
274 	csr = pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG);
275 	if ((csr & PCI_COMMAND_IO_ENABLE) == 0) {
276 		aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
277 		    "I/O access disabled at device\n");
278 		return 0;
279 	}
280 	return 1;
281 }
282 
283 void
284 pciide_mapregs_compat(const struct pci_attach_args *pa,
285     struct pciide_channel *cp, int compatchan)
286 {
287 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
288 	struct ata_channel *wdc_cp = &cp->ata_channel;
289 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
290 	int i;
291 
292 	cp->compat = 1;
293 
294 	wdr->cmd_iot = pa->pa_iot;
295 	if (bus_space_map(wdr->cmd_iot, PCIIDE_COMPAT_CMD_BASE(compatchan),
296 	    PCIIDE_COMPAT_CMD_SIZE, 0, &wdr->cmd_baseioh) != 0) {
297 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
298 		    "couldn't map %s channel cmd regs\n", cp->name);
299 		goto bad;
300 	}
301 	wdr->cmd_ios = PCIIDE_COMPAT_CMD_SIZE;
302 
303 	wdr->ctl_iot = pa->pa_iot;
304 	if (bus_space_map(wdr->ctl_iot, PCIIDE_COMPAT_CTL_BASE(compatchan),
305 	    PCIIDE_COMPAT_CTL_SIZE, 0, &wdr->ctl_ioh) != 0) {
306 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
307 		    "couldn't map %s channel ctl regs\n", cp->name);
308 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
309 		goto bad;
310 	}
311 	wdr->ctl_ios = PCIIDE_COMPAT_CTL_SIZE;
312 
313 	for (i = 0; i < WDC_NREG; i++) {
314 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
315 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
316 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
317 			    "couldn't subregion %s channel cmd regs\n",
318 			    cp->name);
319 			goto bad;
320 		}
321 	}
322 	wdc_init_shadow_regs(wdr);
323 	wdr->data32iot = wdr->cmd_iot;
324 	wdr->data32ioh = wdr->cmd_iohs[0];
325 	return;
326 
327 bad:
328 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
329 	return;
330 }
331 
332 void
333 pciide_mapregs_native(const struct pci_attach_args *pa,
334 	struct pciide_channel *cp, int (*pci_intr)(void *))
335 {
336 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
337 	struct ata_channel *wdc_cp = &cp->ata_channel;
338 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(wdc_cp);
339 	const char *intrstr;
340 	pci_intr_handle_t intrhandle;
341 	int i;
342 	char intrbuf[PCI_INTRSTR_LEN];
343 
344 	cp->compat = 0;
345 
346 	if (sc->sc_pci_ih == NULL) {
347 		if (pci_intr_map(pa, &intrhandle) != 0) {
348 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
349 			    "couldn't map native-PCI interrupt\n");
350 			goto bad;
351 		}
352 		intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf, sizeof(intrbuf));
353 		sc->sc_pci_ih = pci_intr_establish_xname(pa->pa_pc,
354 		    intrhandle, IPL_BIO, pci_intr, sc,
355 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev));
356 		if (sc->sc_pci_ih != NULL) {
357 			aprint_normal_dev(sc->sc_wdcdev.sc_atac.atac_dev,
358 			    "using %s for native-PCI interrupt\n",
359 			    intrstr ? intrstr : "unknown interrupt");
360 		} else {
361 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
362 			    "couldn't establish native-PCI interrupt");
363 			if (intrstr != NULL)
364 				aprint_error(" at %s", intrstr);
365 			aprint_error("\n");
366 			goto bad;
367 		}
368 	}
369 	cp->ih = sc->sc_pci_ih;
370 	if (pci_mapreg_map(pa, PCIIDE_REG_CMD_BASE(wdc_cp->ch_channel),
371 	    PCI_MAPREG_TYPE_IO, 0,
372 	    &wdr->cmd_iot, &wdr->cmd_baseioh, NULL, &wdr->cmd_ios) != 0) {
373 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
374 		    "couldn't map %s channel cmd regs\n", cp->name);
375 		goto bad;
376 	}
377 
378 	if (pci_mapreg_map(pa, PCIIDE_REG_CTL_BASE(wdc_cp->ch_channel),
379 	    PCI_MAPREG_TYPE_IO, 0,
380 	    &wdr->ctl_iot, &cp->ctl_baseioh, NULL, &cp->ctl_ios) != 0) {
381 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
382 		    "couldn't map %s channel ctl regs\n", cp->name);
383 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
384 		goto bad;
385 	}
386 	/*
387 	 * In native mode, 4 bytes of I/O space are mapped for the control
388 	 * register, the control register is at offset 2. Pass the generic
389 	 * code a handle for only one byte at the right offset.
390 	 */
391 	if (bus_space_subregion(wdr->ctl_iot, cp->ctl_baseioh, 2, 1,
392 	    &wdr->ctl_ioh) != 0) {
393 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
394 		    "unable to subregion %s channel ctl regs\n", cp->name);
395 		bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh, wdr->cmd_ios);
396 		bus_space_unmap(wdr->cmd_iot, cp->ctl_baseioh, cp->ctl_ios);
397 		goto bad;
398 	}
399 
400 	for (i = 0; i < WDC_NREG; i++) {
401 		if (bus_space_subregion(wdr->cmd_iot, wdr->cmd_baseioh, i,
402 		    i == 0 ? 4 : 1, &wdr->cmd_iohs[i]) != 0) {
403 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
404 			    "couldn't subregion %s channel cmd regs\n",
405 			    cp->name);
406 			goto bad;
407 		}
408 	}
409 	wdc_init_shadow_regs(wdr);
410 	wdr->data32iot = wdr->cmd_iot;
411 	wdr->data32ioh = wdr->cmd_iohs[0];
412 	return;
413 
414 bad:
415 	cp->ata_channel.ch_flags |= ATACH_DISABLED;
416 	return;
417 }
418 
419 #if NATA_DMA
420 void
421 pciide_mapreg_dma(struct pciide_softc *sc, const struct pci_attach_args *pa)
422 {
423 	pcireg_t maptype;
424 	bus_addr_t addr;
425 	struct pciide_channel *pc;
426 	int reg, chan;
427 	bus_size_t size;
428 
429 	/*
430 	 * Map DMA registers
431 	 *
432 	 * Note that sc_dma_ok is the right variable to test to see if
433 	 * DMA can be done.  If the interface doesn't support DMA,
434 	 * sc_dma_ok will never be non-zero.  If the DMA regs couldn't
435 	 * be mapped, it'll be zero.  I.e., sc_dma_ok will only be
436 	 * non-zero if the interface supports DMA and the registers
437 	 * could be mapped.
438 	 *
439 	 * XXX Note that despite the fact that the Bus Master IDE specs
440 	 * XXX say that "The bus master IDE function uses 16 bytes of IO
441 	 * XXX space," some controllers (at least the United
442 	 * XXX Microelectronics UM8886BF) place it in memory space.
443 	 */
444 	maptype = pci_mapreg_type(pa->pa_pc, pa->pa_tag,
445 	    PCIIDE_REG_BUS_MASTER_DMA);
446 
447 	switch (maptype) {
448 	case PCI_MAPREG_TYPE_IO:
449 		sc->sc_dma_ok = (pci_mapreg_info(pa->pa_pc, pa->pa_tag,
450 		    PCIIDE_REG_BUS_MASTER_DMA, PCI_MAPREG_TYPE_IO,
451 		    &addr, NULL, NULL) == 0);
452 		if (sc->sc_dma_ok == 0) {
453 			aprint_verbose(
454 			    ", but unused (couldn't query registers)");
455 			break;
456 		}
457 		if ((sc->sc_pp->ide_flags & IDE_16BIT_IOSPACE)
458 		    && addr >= 0x10000) {
459 			sc->sc_dma_ok = 0;
460 			aprint_verbose(
461 			    ", but unused (registers at unsafe address "
462 			    "%#lx)", (unsigned long)addr);
463 			break;
464 		}
465 		/* FALLTHROUGH */
466 
467 	case PCI_MAPREG_MEM_TYPE_32BIT:
468 		sc->sc_dma_ok = (pci_mapreg_map(pa,
469 		    PCIIDE_REG_BUS_MASTER_DMA, maptype, 0,
470 		    &sc->sc_dma_iot, &sc->sc_dma_ioh, NULL, &sc->sc_dma_ios)
471 		    == 0);
472 		sc->sc_dmat = pa->pa_dmat;
473 		if (sc->sc_dma_ok == 0) {
474 			aprint_verbose(", but unused (couldn't map registers)");
475 		} else {
476 			sc->sc_wdcdev.dma_arg = sc;
477 			sc->sc_wdcdev.dma_init = pciide_dma_init;
478 			sc->sc_wdcdev.dma_start = pciide_dma_start;
479 			sc->sc_wdcdev.dma_finish = pciide_dma_finish;
480 		}
481 
482 		if (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
483 		    PCIIDE_OPTIONS_NODMA) {
484 			aprint_verbose(
485 			    ", but unused (forced off by config file)");
486 			sc->sc_dma_ok = 0;
487 		}
488 		break;
489 
490 	default:
491 		sc->sc_dma_ok = 0;
492 		aprint_verbose(
493 		    ", but unsupported register maptype (0x%x)", maptype);
494 	}
495 
496 	if (sc->sc_dma_ok == 0)
497 		return;
498 
499 	/*
500 	 * Set up the default handles for the DMA registers.
501 	 * Just reserve 32 bits for each handle, unless space
502 	 * doesn't permit it.
503 	 */
504 	for (chan = 0; chan < PCIIDE_NUM_CHANNELS; chan++) {
505 		pc = &sc->pciide_channels[chan];
506 		for (reg = 0; reg < IDEDMA_NREGS; reg++) {
507 			size = 4;
508 			if (size > (IDEDMA_SCH_OFFSET - reg))
509 				size = IDEDMA_SCH_OFFSET - reg;
510 			if (bus_space_subregion(sc->sc_dma_iot, sc->sc_dma_ioh,
511 			    IDEDMA_SCH_OFFSET * chan + reg, size,
512 			    &pc->dma_iohs[reg]) != 0) {
513 				sc->sc_dma_ok = 0;
514 				aprint_verbose(", but can't subregion offset %d "
515 					      "size %lu", reg, (u_long)size);
516 				return;
517 			}
518 		}
519 	}
520 }
521 #endif	/* NATA_DMA */
522 
523 int
524 pciide_compat_intr(void *arg)
525 {
526 	struct pciide_channel *cp = arg;
527 
528 #ifdef DIAGNOSTIC
529 	/* should only be called for a compat channel */
530 	if (cp->compat == 0)
531 		panic("pciide compat intr called for non-compat chan %p", cp);
532 #endif
533 	return (wdcintr(&cp->ata_channel));
534 }
535 
536 int
537 pciide_pci_intr(void *arg)
538 {
539 	struct pciide_softc *sc = arg;
540 	struct pciide_channel *cp;
541 	struct ata_channel *wdc_cp;
542 	int i, rv, crv;
543 
544 	rv = 0;
545 	for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) {
546 		cp = &sc->pciide_channels[i];
547 		wdc_cp = &cp->ata_channel;
548 
549 		/* If a compat channel skip. */
550 		if (cp->compat)
551 			continue;
552 
553 		/* if this channel not waiting for intr, skip */
554 		if ((wdc_cp->ch_flags & ATACH_IRQ_WAIT) == 0)
555 			continue;
556 
557 		crv = wdcintr(wdc_cp);
558 		if (crv == 0)
559 			;		/* leave rv alone */
560 		else if (crv == 1)
561 			rv = 1;		/* claim the intr */
562 		else if (rv == 0)	/* crv should be -1 in this case */
563 			rv = crv;	/* if we've done no better, take it */
564 	}
565 	return (rv);
566 }
567 
568 #if NATA_DMA
569 void
570 pciide_channel_dma_setup(struct pciide_channel *cp)
571 {
572 	int drive, s;
573 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
574 	struct ata_drive_datas *drvp;
575 
576 	KASSERT(cp->ata_channel.ch_ndrives != 0);
577 
578 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
579 		drvp = &cp->ata_channel.ch_drive[drive];
580 		/* If no drive, skip */
581 		if (drvp->drive_type == ATA_DRIVET_NONE)
582 			continue;
583 		/* setup DMA if needed */
584 		if (((drvp->drive_flags & ATA_DRIVE_DMA) == 0 &&
585 		    (drvp->drive_flags & ATA_DRIVE_UDMA) == 0) ||
586 		    sc->sc_dma_ok == 0) {
587 			s = splbio();
588 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
589 			splx(s);
590 			continue;
591 		}
592 		if (pciide_dma_table_setup(sc, cp->ata_channel.ch_channel,
593 					   drive) != 0) {
594 			/* Abort DMA setup */
595 			s = splbio();
596 			drvp->drive_flags &= ~(ATA_DRIVE_DMA | ATA_DRIVE_UDMA);
597 			splx(s);
598 			continue;
599 		}
600 	}
601 }
602 
603 #define NIDEDMA_TABLES(sc)	\
604 	(MAXPHYS/(uimin((sc)->sc_dma_maxsegsz, PAGE_SIZE)) + 1)
605 
606 int
607 pciide_dma_table_setup(struct pciide_softc *sc, int channel, int drive)
608 {
609 	int error;
610 	const bus_size_t dma_table_size =
611 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc);
612 	struct pciide_dma_maps *dma_maps =
613 	    &sc->pciide_channels[channel].dma_maps[drive];
614 
615 	/* If table was already allocated, just return */
616 	if (dma_maps->dma_table)
617 		return 0;
618 
619 	/* Allocate memory for the DMA tables and map it */
620 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dma_table_size,
621 	    IDEDMA_TBL_ALIGN, IDEDMA_TBL_ALIGN, &dma_maps->dmamap_table_seg,
622 	    1, &dma_maps->dmamap_table_nseg, BUS_DMA_NOWAIT)) != 0) {
623 		aprint_error(dmaerrfmt,
624 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
625 		    "allocate", drive, error);
626 		return error;
627 	}
628 	if ((error = bus_dmamem_map(sc->sc_dmat, &dma_maps->dmamap_table_seg,
629 	    dma_maps->dmamap_table_nseg, dma_table_size,
630 	    (void **)&dma_maps->dma_table,
631 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
632 		aprint_error(dmaerrfmt,
633 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
634 		    "map", drive, error);
635 		return error;
636 	}
637 	ATADEBUG_PRINT(("pciide_dma_table_setup: table at %p len %lu, "
638 	    "phy 0x%lx\n", dma_maps->dma_table, (u_long)dma_table_size,
639 	    (unsigned long)dma_maps->dmamap_table_seg.ds_addr), DEBUG_PROBE);
640 	/* Create and load table DMA map for this disk */
641 	if ((error = bus_dmamap_create(sc->sc_dmat, dma_table_size,
642 	    1, dma_table_size, IDEDMA_TBL_ALIGN, BUS_DMA_NOWAIT,
643 	    &dma_maps->dmamap_table)) != 0) {
644 		aprint_error(dmaerrfmt,
645 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
646 		    "create", drive, error);
647 		return error;
648 	}
649 	if ((error = bus_dmamap_load(sc->sc_dmat,
650 	    dma_maps->dmamap_table,
651 	    dma_maps->dma_table,
652 	    dma_table_size, NULL, BUS_DMA_NOWAIT)) != 0) {
653 		aprint_error(dmaerrfmt,
654 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
655 		    "load", drive, error);
656 		return error;
657 	}
658 	ATADEBUG_PRINT(("pciide_dma_table_setup: phy addr of table 0x%lx\n",
659 	    (unsigned long)dma_maps->dmamap_table->dm_segs[0].ds_addr),
660 	    DEBUG_PROBE);
661 	/* Create a xfer DMA map for this drive */
662 	if ((error = bus_dmamap_create(sc->sc_dmat, MAXPHYS,
663 	    NIDEDMA_TABLES(sc), sc->sc_dma_maxsegsz, sc->sc_dma_boundary,
664 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
665 	    &dma_maps->dmamap_xfer)) != 0) {
666 		aprint_error(dmaerrfmt,
667 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
668 		    "create xfer", drive, error);
669 		return error;
670 	}
671 	return 0;
672 }
673 
674 void
675 pciide_dma_table_teardown(struct pciide_softc *sc, int channel, int drive)
676 {
677 	struct pciide_channel *cp;
678 	struct pciide_dma_maps *dma_maps;
679 
680 	cp = &sc->pciide_channels[channel];
681 	dma_maps = &cp->dma_maps[drive];
682 
683 	if (dma_maps->dma_table == NULL)
684 		return;
685 
686 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_xfer);
687 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_table);
688 	bus_dmamap_destroy(sc->sc_dmat, dma_maps->dmamap_table);
689 	bus_dmamem_unmap(sc->sc_dmat, dma_maps->dma_table,
690 	    sizeof(struct idedma_table) * NIDEDMA_TABLES(sc));
691 	bus_dmamem_free(sc->sc_dmat, &dma_maps->dmamap_table_seg,
692 	    dma_maps->dmamap_table_nseg);
693 
694 	dma_maps->dma_table = NULL;
695 
696 	return;
697 }
698 
699 int
700 pciide_dma_dmamap_setup(struct pciide_softc *sc, int channel, int drive,
701     void *databuf, size_t datalen, int flags)
702 {
703 	int error, seg;
704 	struct pciide_channel *cp = &sc->pciide_channels[channel];
705 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
706 
707 	error = bus_dmamap_load(sc->sc_dmat,
708 	    dma_maps->dmamap_xfer,
709 	    databuf, datalen, NULL, BUS_DMA_NOWAIT | BUS_DMA_STREAMING |
710 	    ((flags & WDC_DMA_READ) ? BUS_DMA_READ : BUS_DMA_WRITE));
711 	if (error) {
712 		aprint_error(dmaerrfmt,
713 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
714 		    "load xfer", drive, error);
715 		return error;
716 	}
717 
718 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
719 	    dma_maps->dmamap_xfer->dm_mapsize,
720 	    (flags & WDC_DMA_READ) ?
721 	    BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
722 
723 	for (seg = 0; seg < dma_maps->dmamap_xfer->dm_nsegs; seg++) {
724 #ifdef DIAGNOSTIC
725 		/* A segment must not cross a 64k boundary */
726 		{
727 		u_long phys = dma_maps->dmamap_xfer->dm_segs[seg].ds_addr;
728 		u_long len = dma_maps->dmamap_xfer->dm_segs[seg].ds_len;
729 		if ((phys & ~IDEDMA_BYTE_COUNT_MASK) !=
730 		    ((phys + len - 1) & ~IDEDMA_BYTE_COUNT_MASK)) {
731 			printf("pciide_dma: segment %d physical addr 0x%lx"
732 			    " len 0x%lx not properly aligned\n",
733 			    seg, phys, len);
734 			panic("pciide_dma: buf align");
735 		}
736 		}
737 #endif
738 		dma_maps->dma_table[seg].base_addr =
739 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_addr);
740 		dma_maps->dma_table[seg].byte_count =
741 		    htole32(dma_maps->dmamap_xfer->dm_segs[seg].ds_len &
742 		    IDEDMA_BYTE_COUNT_MASK);
743 		ATADEBUG_PRINT(("\t seg %d len %d addr 0x%x\n",
744 		   seg, le32toh(dma_maps->dma_table[seg].byte_count),
745 		   le32toh(dma_maps->dma_table[seg].base_addr)), DEBUG_DMA);
746 
747 	}
748 	dma_maps->dma_table[dma_maps->dmamap_xfer->dm_nsegs -1].byte_count |=
749 	    htole32(IDEDMA_BYTE_COUNT_EOT);
750 
751 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_table, 0,
752 	    dma_maps->dmamap_table->dm_mapsize,
753 	    BUS_DMASYNC_PREWRITE);
754 
755 #ifdef DIAGNOSTIC
756 	if (dma_maps->dmamap_table->dm_segs[0].ds_addr & ~IDEDMA_TBL_MASK) {
757 		printf("pciide_dma_dmamap_setup: addr 0x%lx "
758 		    "not properly aligned\n",
759 		    (u_long)dma_maps->dmamap_table->dm_segs[0].ds_addr);
760 		panic("pciide_dma_init: table align");
761 	}
762 #endif
763 	/* remember flags */
764 	dma_maps->dma_flags = flags;
765 
766 	return 0;
767 }
768 
769 int
770 pciide_dma_init(void *v, int channel, int drive, void *databuf, size_t datalen,
771     int flags)
772 {
773 	struct pciide_softc *sc = v;
774 	int error;
775 	struct pciide_channel *cp = &sc->pciide_channels[channel];
776 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
777 
778 	if ((error = pciide_dma_dmamap_setup(sc, channel, drive,
779 	    databuf, datalen, flags)) != 0)
780 		return error;
781 	/* Maps are ready. Start DMA function */
782 	/* Clear status bits */
783 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
784 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
785 	/* Write table addr */
786 	bus_space_write_4(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_TBL], 0,
787 	    dma_maps->dmamap_table->dm_segs[0].ds_addr);
788 	/* set read/write */
789 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
790 	    ((flags & WDC_DMA_READ) ? IDEDMA_CMD_WRITE : 0) | cp->idedma_cmd);
791 	return 0;
792 }
793 
794 void
795 pciide_dma_start(void *v, int channel, int drive)
796 {
797 	struct pciide_softc *sc = v;
798 	struct pciide_channel *cp = &sc->pciide_channels[channel];
799 
800 	ATADEBUG_PRINT(("pciide_dma_start\n"),DEBUG_XFERS);
801 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
802 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
803 		| IDEDMA_CMD_START);
804 }
805 
806 int
807 pciide_dma_finish(void *v, int channel, int drive, int force)
808 {
809 	struct pciide_softc *sc = v;
810 	u_int8_t status;
811 	int error = 0;
812 	struct pciide_channel *cp = &sc->pciide_channels[channel];
813 	struct pciide_dma_maps *dma_maps = &cp->dma_maps[drive];
814 
815 	status = bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0);
816 	ATADEBUG_PRINT(("pciide_dma_finish: status 0x%x\n", status),
817 	    DEBUG_XFERS);
818 
819 	if (force == WDC_DMAEND_END && (status & IDEDMA_CTL_INTR) == 0)
820 		return WDC_DMAST_NOIRQ;
821 
822 	/* stop DMA channel */
823 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0,
824 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CMD], 0)
825 		& ~IDEDMA_CMD_START);
826 
827 	/* Unload the map of the data buffer */
828 	bus_dmamap_sync(sc->sc_dmat, dma_maps->dmamap_xfer, 0,
829 	    dma_maps->dmamap_xfer->dm_mapsize,
830 	    (dma_maps->dma_flags & WDC_DMA_READ) ?
831 	    BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
832 	bus_dmamap_unload(sc->sc_dmat, dma_maps->dmamap_xfer);
833 
834 	if ((status & IDEDMA_CTL_ERR) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
835 		aprint_error("%s:%d:%d: bus-master DMA error: status=0x%x\n",
836 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev), channel,
837 		    drive, status);
838 		error |= WDC_DMAST_ERR;
839 	}
840 
841 	if ((status & IDEDMA_CTL_INTR) == 0 && force != WDC_DMAEND_ABRT_QUIET) {
842 		aprint_error("%s:%d:%d: bus-master DMA error: missing "
843 		    "interrupt, status=0x%x\n",
844 		    device_xname(sc->sc_wdcdev.sc_atac.atac_dev),
845 		    channel, drive, status);
846 		error |= WDC_DMAST_NOIRQ;
847 	}
848 
849 	if ((status & IDEDMA_CTL_ACT) != 0 && force != WDC_DMAEND_ABRT_QUIET) {
850 		/* data underrun, may be a valid condition for ATAPI */
851 		error |= WDC_DMAST_UNDER;
852 	}
853 	return error;
854 }
855 
856 void
857 pciide_irqack(struct ata_channel *chp)
858 {
859 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
860 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
861 
862 	/* clear status bits in IDE DMA registers */
863 	bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
864 	    bus_space_read_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0));
865 }
866 #endif	/* NATA_DMA */
867 
868 /* some common code used by several chip_map */
869 int
870 pciide_chansetup(struct pciide_softc *sc, int channel, pcireg_t interface)
871 {
872 	struct pciide_channel *cp = &sc->pciide_channels[channel];
873 	sc->wdc_chanarray[channel] = &cp->ata_channel;
874 	cp->name = PCIIDE_CHANNEL_NAME(channel);
875 	cp->ata_channel.ch_channel = channel;
876 	cp->ata_channel.ch_atac = &sc->sc_wdcdev.sc_atac;
877 
878 	aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
879 	    "%s channel %s to %s mode\n", cp->name,
880 	    (interface & PCIIDE_INTERFACE_SETTABLE(channel)) ?
881 	    "configured" : "wired",
882 	    (interface & PCIIDE_INTERFACE_PCI(channel)) ?
883 	    "native-PCI" : "compatibility");
884 	return 1;
885 }
886 
887 /* some common code used by several chip channel_map */
888 void
889 pciide_mapchan(const struct pci_attach_args *pa, struct pciide_channel *cp,
890 	pcireg_t interface, int (*pci_intr)(void *))
891 {
892 	struct ata_channel *wdc_cp = &cp->ata_channel;
893 
894 	if (interface & PCIIDE_INTERFACE_PCI(wdc_cp->ch_channel))
895 		pciide_mapregs_native(pa, cp, pci_intr);
896 	else {
897 		pciide_mapregs_compat(pa, cp, wdc_cp->ch_channel);
898 		if ((cp->ata_channel.ch_flags & ATACH_DISABLED) == 0)
899 			pciide_map_compat_intr(pa, cp, wdc_cp->ch_channel);
900 	}
901 	wdcattach(wdc_cp);
902 }
903 
904 /*
905  * generic code to map the compat intr.
906  */
907 void
908 pciide_map_compat_intr(const struct pci_attach_args *pa,
909     struct pciide_channel *cp, int compatchan)
910 {
911 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
912 
913 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
914 	cp->ih =
915 	   pciide_machdep_compat_intr_establish(sc->sc_wdcdev.sc_atac.atac_dev,
916 	   pa, compatchan, pciide_compat_intr, cp);
917 	if (cp->ih == NULL) {
918 #endif
919 		aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
920 		    "no compatibility interrupt for use by %s "
921 		    "channel\n", cp->name);
922 		cp->ata_channel.ch_flags |= ATACH_DISABLED;
923 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_ESTABLISH
924 	}
925 #endif
926 }
927 
928 void
929 pciide_unmap_compat_intr(pci_chipset_tag_t pc, struct pciide_channel *cp,
930     int compatchan)
931 {
932 #ifdef __HAVE_PCIIDE_MACHDEP_COMPAT_INTR_DISESTABLISH
933 	struct pciide_softc *sc = CHAN_TO_PCIIDE(&cp->ata_channel);
934 
935 	pciide_machdep_compat_intr_disestablish(sc->sc_wdcdev.sc_atac.atac_dev,
936 	    sc->sc_pc, compatchan, cp->ih);
937 #endif
938 }
939 
940 void
941 default_chip_map(struct pciide_softc *sc, const struct pci_attach_args *pa)
942 {
943 	struct pciide_channel *cp;
944 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
945 	pcireg_t csr;
946 	int channel;
947 #if NATA_DMA
948 	int drive;
949 	u_int8_t idedma_ctl;
950 #endif
951 	const char *failreason;
952 	struct wdc_regs *wdr;
953 
954 	if (pciide_chipen(sc, pa) == 0)
955 		return;
956 
957 	if (interface & PCIIDE_INTERFACE_BUS_MASTER_DMA) {
958 #if NATA_DMA
959 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
960 		    "bus-master DMA support present");
961 		if (sc->sc_pp == &default_product_desc &&
962 		    (device_cfdata(sc->sc_wdcdev.sc_atac.atac_dev)->cf_flags &
963 		    PCIIDE_OPTIONS_DMA) == 0) {
964 			aprint_verbose(", but unused (no driver support)");
965 			sc->sc_dma_ok = 0;
966 		} else {
967 			pciide_mapreg_dma(sc, pa);
968 			if (sc->sc_dma_ok != 0)
969 				aprint_verbose(", used without full driver "
970 				    "support");
971 		}
972 #else
973 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
974 		    "bus-master DMA support present, but unused (no driver "
975 		    "support)");
976 #endif	/* NATA_DMA */
977 	} else {
978 		aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev,
979 		    "hardware does not support DMA");
980 #if NATA_DMA
981 		sc->sc_dma_ok = 0;
982 #endif
983 	}
984 	aprint_verbose("\n");
985 #if NATA_DMA
986 	if (sc->sc_dma_ok) {
987 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
988 		sc->sc_wdcdev.irqack = pciide_irqack;
989 	}
990 #endif
991 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 0;
992 #if NATA_DMA
993 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 0;
994 #endif
995 
996 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
997 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
998 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16;
999 	sc->sc_wdcdev.wdc_maxdrives = 2;
1000 
1001 	wdc_allocate_regs(&sc->sc_wdcdev);
1002 
1003 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
1004 	     channel++) {
1005 		cp = &sc->pciide_channels[channel];
1006 		if (pciide_chansetup(sc, channel, interface) == 0)
1007 			continue;
1008 		wdr = CHAN_TO_WDC_REGS(&cp->ata_channel);
1009 		if (interface & PCIIDE_INTERFACE_PCI(channel))
1010 			pciide_mapregs_native(pa, cp, pciide_pci_intr);
1011 		else
1012 			pciide_mapregs_compat(pa, cp,
1013 			    cp->ata_channel.ch_channel);
1014 		if (cp->ata_channel.ch_flags & ATACH_DISABLED)
1015 			continue;
1016 		/*
1017 		 * Check to see if something appears to be there.
1018 		 */
1019 		failreason = NULL;
1020 		/*
1021 		 * In native mode, always enable the controller. It's
1022 		 * not possible to have an ISA board using the same address
1023 		 * anyway.
1024 		 */
1025 		if (interface & PCIIDE_INTERFACE_PCI(channel)) {
1026 			wdcattach(&cp->ata_channel);
1027 			continue;
1028 		}
1029 		if (!wdcprobe(CHAN_TO_WDC_REGS(&cp->ata_channel))) {
1030 			failreason = "not responding; disabled or no drives?";
1031 			goto next;
1032 		}
1033 		/*
1034 		 * Now, make sure it's actually attributable to this PCI IDE
1035 		 * channel by trying to access the channel again while the
1036 		 * PCI IDE controller's I/O space is disabled.  (If the
1037 		 * channel no longer appears to be there, it belongs to
1038 		 * this controller.)  YUCK!
1039 		 */
1040 		csr = pci_conf_read(sc->sc_pc, sc->sc_tag,
1041 		    PCI_COMMAND_STATUS_REG);
1042 		pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
1043 		    csr & ~PCI_COMMAND_IO_ENABLE);
1044 		if (wdcprobe(CHAN_TO_WDC_REGS(&cp->ata_channel)))
1045 			failreason = "other hardware responding at addresses";
1046 		pci_conf_write(sc->sc_pc, sc->sc_tag,
1047 		    PCI_COMMAND_STATUS_REG, csr);
1048 next:
1049 		if (failreason) {
1050 			aprint_error_dev(sc->sc_wdcdev.sc_atac.atac_dev,
1051 			    "%s channel ignored (%s)\n", cp->name, failreason);
1052 			cp->ata_channel.ch_flags |= ATACH_DISABLED;
1053 			bus_space_unmap(wdr->cmd_iot, wdr->cmd_baseioh,
1054 			    wdr->cmd_ios);
1055 			bus_space_unmap(wdr->ctl_iot, wdr->ctl_ioh,
1056 			    wdr->ctl_ios);
1057 		} else {
1058 			pciide_map_compat_intr(pa, cp,
1059 			    cp->ata_channel.ch_channel);
1060 			wdcattach(&cp->ata_channel);
1061 		}
1062 	}
1063 
1064 #if NATA_DMA
1065 	if (sc->sc_dma_ok == 0)
1066 		return;
1067 
1068 	/* Allocate DMA maps */
1069 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
1070 	     channel++) {
1071 		idedma_ctl = 0;
1072 		cp = &sc->pciide_channels[channel];
1073 		for (drive = 0; drive < sc->sc_wdcdev.wdc_maxdrives; drive++) {
1074 			/*
1075 			 * we have not probed the drives yet, allocate
1076 			 * ressources for all of them.
1077 			 */
1078 			if (pciide_dma_table_setup(sc, channel, drive) != 0) {
1079 				/* Abort DMA setup */
1080 				aprint_error(
1081 				    "%s:%d:%d: can't allocate DMA maps, "
1082 				    "using PIO transfers\n",
1083 				    device_xname(
1084 				      sc->sc_wdcdev.sc_atac.atac_dev),
1085 				    channel, drive);
1086 				sc->sc_dma_ok = 0;
1087 				sc->sc_wdcdev.sc_atac.atac_cap &= ~ATAC_CAP_DMA;
1088 				sc->sc_wdcdev.irqack = NULL;
1089 				break;
1090 			}
1091 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1092 		}
1093 		if (idedma_ctl != 0) {
1094 			/* Add software bits in status register */
1095 			bus_space_write_1(sc->sc_dma_iot,
1096 			    cp->dma_iohs[IDEDMA_CTL], 0, idedma_ctl);
1097 		}
1098 	}
1099 #endif	/* NATA_DMA */
1100 }
1101 
1102 void
1103 sata_setup_channel(struct ata_channel *chp)
1104 {
1105 #if NATA_DMA
1106 	struct ata_drive_datas *drvp;
1107 	int drive;
1108 #if NATA_UDMA
1109 	int s;
1110 #endif
1111 	u_int32_t idedma_ctl;
1112 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
1113 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
1114 
1115 	/* setup DMA if needed */
1116 	pciide_channel_dma_setup(cp);
1117 
1118 	idedma_ctl = 0;
1119 
1120 	KASSERT(cp->ata_channel.ch_ndrives != 0);
1121 	for (drive = 0; drive < cp->ata_channel.ch_ndrives; drive++) {
1122 		drvp = &chp->ch_drive[drive];
1123 		/* If no drive, skip */
1124 		if (drvp->drive_type == ATA_DRIVET_NONE)
1125 			continue;
1126 #if NATA_UDMA
1127 		if (drvp->drive_flags & ATA_DRIVE_UDMA) {
1128 			/* use Ultra/DMA */
1129 			s = splbio();
1130 			drvp->drive_flags &= ~ATA_DRIVE_DMA;
1131 			splx(s);
1132 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1133 		} else
1134 #endif	/* NATA_UDMA */
1135 		if (drvp->drive_flags & ATA_DRIVE_DMA) {
1136 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
1137 		}
1138 	}
1139 
1140 	/*
1141 	 * Nothing to do to setup modes; it is meaningless in S-ATA
1142 	 * (but many S-ATA drives still want to get the SET_FEATURE
1143 	 * command).
1144 	 */
1145 	if (idedma_ctl != 0) {
1146 		/* Add software bits in status register */
1147 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
1148 		    idedma_ctl);
1149 	}
1150 #endif	/* NATA_DMA */
1151 }
1152