1 /* $NetBSD: if_jme.c,v 1.21 2012/07/22 14:33:02 matt Exp $ */ 2 3 /* 4 * Copyright (c) 2008 Manuel Bouyer. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 */ 26 27 /*- 28 * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org> 29 * All rights reserved. 30 * 31 * Redistribution and use in source and binary forms, with or without 32 * modification, are permitted provided that the following conditions 33 * are met: 34 * 1. Redistributions of source code must retain the above copyright 35 * notice unmodified, this list of conditions, and the following 36 * disclaimer. 37 * 2. Redistributions in binary form must reproduce the above copyright 38 * notice, this list of conditions and the following disclaimer in the 39 * documentation and/or other materials provided with the distribution. 40 * 41 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 42 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 43 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 44 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 45 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 46 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 47 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 48 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 49 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 50 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 51 * SUCH DAMAGE. 52 */ 53 54 55 /* 56 * Driver for JMicron Technologies JMC250 (Giganbit) and JMC260 (Fast) 57 * Ethernet Controllers. 58 */ 59 60 #include <sys/cdefs.h> 61 __KERNEL_RCSID(0, "$NetBSD: if_jme.c,v 1.21 2012/07/22 14:33:02 matt Exp $"); 62 63 64 #include <sys/param.h> 65 #include <sys/systm.h> 66 #include <sys/mbuf.h> 67 #include <sys/protosw.h> 68 #include <sys/socket.h> 69 #include <sys/ioctl.h> 70 #include <sys/errno.h> 71 #include <sys/malloc.h> 72 #include <sys/kernel.h> 73 #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */ 74 #include <sys/device.h> 75 #include <sys/syslog.h> 76 #include <sys/sysctl.h> 77 78 #include <net/if.h> 79 #if defined(SIOCSIFMEDIA) 80 #include <net/if_media.h> 81 #endif 82 #include <net/if_types.h> 83 #include <net/if_dl.h> 84 #include <net/route.h> 85 #include <net/netisr.h> 86 87 #include <net/bpf.h> 88 #include <net/bpfdesc.h> 89 90 #include <sys/rnd.h> 91 92 #include <netinet/in.h> 93 #include <netinet/in_systm.h> 94 #include <netinet/ip.h> 95 96 #ifdef INET 97 #include <netinet/in_var.h> 98 #endif 99 100 #include <netinet/tcp.h> 101 102 #include <net/if_ether.h> 103 #if defined(INET) 104 #include <netinet/if_inarp.h> 105 #endif 106 107 #include <sys/bus.h> 108 #include <sys/intr.h> 109 110 #include <dev/pci/pcireg.h> 111 #include <dev/pci/pcivar.h> 112 #include <dev/pci/pcidevs.h> 113 #include <dev/pci/if_jmereg.h> 114 115 #include <dev/mii/mii.h> 116 #include <dev/mii/miivar.h> 117 118 struct jme_product_desc { 119 u_int32_t jme_product; 120 const char *jme_desc; 121 }; 122 123 /* number of entries in transmit and receive rings */ 124 #define JME_NBUFS (PAGE_SIZE / sizeof(struct jme_desc)) 125 126 #define JME_DESC_INC(x, y) ((x) = ((x) + 1) % (y)) 127 128 /* Water mark to kick reclaiming Tx buffers. */ 129 #define JME_TX_DESC_HIWAT (JME_NBUFS - (((JME_NBUFS) * 3) / 10)) 130 131 132 struct jme_softc { 133 device_t jme_dev; /* base device */ 134 bus_space_tag_t jme_bt_mac; 135 bus_space_handle_t jme_bh_mac; /* Mac registers */ 136 bus_space_tag_t jme_bt_phy; 137 bus_space_handle_t jme_bh_phy; /* PHY registers */ 138 bus_space_tag_t jme_bt_misc; 139 bus_space_handle_t jme_bh_misc; /* Misc registers */ 140 bus_dma_tag_t jme_dmatag; 141 bus_dma_segment_t jme_txseg; /* transmit ring seg */ 142 bus_dmamap_t jme_txmap; /* transmit ring DMA map */ 143 struct jme_desc* jme_txring; /* transmit ring */ 144 bus_dmamap_t jme_txmbufm[JME_NBUFS]; /* transmit mbufs DMA map */ 145 struct mbuf *jme_txmbuf[JME_NBUFS]; /* mbufs being transmitted */ 146 int jme_tx_cons; /* transmit ring consumer */ 147 int jme_tx_prod; /* transmit ring producer */ 148 int jme_tx_cnt; /* transmit ring active count */ 149 bus_dma_segment_t jme_rxseg; /* receive ring seg */ 150 bus_dmamap_t jme_rxmap; /* receive ring DMA map */ 151 struct jme_desc* jme_rxring; /* receive ring */ 152 bus_dmamap_t jme_rxmbufm[JME_NBUFS]; /* receive mbufs DMA map */ 153 struct mbuf *jme_rxmbuf[JME_NBUFS]; /* mbufs being received */ 154 int jme_rx_cons; /* receive ring consumer */ 155 int jme_rx_prod; /* receive ring producer */ 156 void* jme_ih; /* our interrupt */ 157 struct ethercom jme_ec; 158 struct callout jme_tick_ch; /* tick callout */ 159 u_int8_t jme_enaddr[ETHER_ADDR_LEN];/* hardware address */ 160 u_int8_t jme_phyaddr; /* address of integrated phy */ 161 u_int8_t jme_chip_rev; /* chip revision */ 162 u_int8_t jme_rev; /* PCI revision */ 163 mii_data_t jme_mii; /* mii bus */ 164 u_int32_t jme_flags; /* device features, see below */ 165 uint32_t jme_txcsr; /* TX config register */ 166 uint32_t jme_rxcsr; /* RX config register */ 167 krndsource_t rnd_source; 168 /* interrupt coalition parameters */ 169 struct sysctllog *jme_clog; 170 int jme_intrxto; /* interrupt RX timeout */ 171 int jme_intrxct; /* interrupt RX packets counter */ 172 int jme_inttxto; /* interrupt TX timeout */ 173 int jme_inttxct; /* interrupt TX packets counter */ 174 }; 175 176 #define JME_FLAG_FPGA 0x0001 /* FPGA version */ 177 #define JME_FLAG_GIGA 0x0002 /* giga Ethernet capable */ 178 179 180 #define jme_if jme_ec.ec_if 181 #define jme_bpf jme_if.if_bpf 182 183 typedef struct jme_softc jme_softc_t; 184 typedef u_long ioctl_cmd_t; 185 186 static int jme_pci_match(device_t, cfdata_t, void *); 187 static void jme_pci_attach(device_t, device_t, void *); 188 static void jme_intr_rx(jme_softc_t *); 189 static int jme_intr(void *); 190 191 static int jme_ifioctl(struct ifnet *, ioctl_cmd_t, void *); 192 static int jme_mediachange(struct ifnet *); 193 static void jme_ifwatchdog(struct ifnet *); 194 static bool jme_shutdown(device_t, int); 195 196 static void jme_txeof(struct jme_softc *); 197 static void jme_ifstart(struct ifnet *); 198 static void jme_reset(jme_softc_t *); 199 static int jme_ifinit(struct ifnet *); 200 static int jme_init(struct ifnet *, int); 201 static void jme_stop(struct ifnet *, int); 202 // static void jme_restart(void *); 203 static void jme_ticks(void *); 204 static void jme_mac_config(jme_softc_t *); 205 static void jme_set_filter(jme_softc_t *); 206 207 int jme_mii_read(device_t, int, int); 208 void jme_mii_write(device_t, int, int, int); 209 void jme_statchg(struct ifnet *); 210 211 static int jme_eeprom_read_byte(struct jme_softc *, uint8_t, uint8_t *); 212 static int jme_eeprom_macaddr(struct jme_softc *); 213 static int jme_reg_macaddr(struct jme_softc *); 214 215 #define JME_TIMEOUT 1000 216 #define JME_PHY_TIMEOUT 1000 217 #define JME_EEPROM_TIMEOUT 1000 218 219 static int jme_sysctl_intrxto(SYSCTLFN_PROTO); 220 static int jme_sysctl_intrxct(SYSCTLFN_PROTO); 221 static int jme_sysctl_inttxto(SYSCTLFN_PROTO); 222 static int jme_sysctl_inttxct(SYSCTLFN_PROTO); 223 static int jme_root_num; 224 225 226 CFATTACH_DECL_NEW(jme, sizeof(jme_softc_t), 227 jme_pci_match, jme_pci_attach, NULL, NULL); 228 229 static const struct jme_product_desc jme_products[] = { 230 { PCI_PRODUCT_JMICRON_JMC250, 231 "JMicron JMC250 Gigabit Ethernet Controller" }, 232 { PCI_PRODUCT_JMICRON_JMC260, 233 "JMicron JMC260 Gigabit Ethernet Controller" }, 234 { 0, NULL }, 235 }; 236 237 static const struct jme_product_desc *jme_lookup_product(uint32_t); 238 239 static const struct jme_product_desc * 240 jme_lookup_product(uint32_t id) 241 { 242 const struct jme_product_desc *jp; 243 244 for (jp = jme_products ; jp->jme_desc != NULL; jp++) 245 if (PCI_PRODUCT(id) == jp->jme_product) 246 return jp; 247 248 return NULL; 249 } 250 251 static int 252 jme_pci_match(device_t parent, cfdata_t cf, void *aux) 253 { 254 struct pci_attach_args *pa = (struct pci_attach_args *)aux; 255 256 if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_JMICRON) 257 return 0; 258 259 if (jme_lookup_product(pa->pa_id) != NULL) 260 return 1; 261 262 return 0; 263 } 264 265 static void 266 jme_pci_attach(device_t parent, device_t self, void *aux) 267 { 268 jme_softc_t *sc = device_private(self); 269 struct pci_attach_args * const pa = (struct pci_attach_args *)aux; 270 const struct jme_product_desc *jp; 271 struct ifnet * const ifp = &sc->jme_if; 272 bus_space_tag_t iot1, iot2, memt; 273 bus_space_handle_t ioh1, ioh2, memh; 274 bus_size_t size, size2; 275 pci_intr_handle_t intrhandle; 276 const char *intrstr; 277 pcireg_t csr; 278 int nsegs, i; 279 const struct sysctlnode *node; 280 int jme_nodenum; 281 282 sc->jme_dev = self; 283 aprint_normal("\n"); 284 callout_init(&sc->jme_tick_ch, 0); 285 286 jp = jme_lookup_product(pa->pa_id); 287 if (jp == NULL) 288 panic("jme_pci_attach: impossible"); 289 290 if (jp->jme_product == PCI_PRODUCT_JMICRON_JMC250) 291 sc->jme_flags = JME_FLAG_GIGA; 292 293 /* 294 * Map the card space. Try Mem first. 295 */ 296 if (pci_mapreg_map(pa, JME_PCI_BAR0, 297 PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 298 0, &memt, &memh, NULL, &size) == 0) { 299 sc->jme_bt_mac = memt; 300 sc->jme_bh_mac = memh; 301 sc->jme_bt_phy = memt; 302 if (bus_space_subregion(memt, memh, JME_PHY_EEPROM_BASE_MEMOFF, 303 JME_PHY_EEPROM_SIZE, &sc->jme_bh_phy) != 0) { 304 aprint_error_dev(self, "can't subregion PHY space\n"); 305 bus_space_unmap(memt, memh, size); 306 return; 307 } 308 sc->jme_bt_misc = memt; 309 if (bus_space_subregion(memt, memh, JME_MISC_BASE_MEMOFF, 310 JME_MISC_SIZE, &sc->jme_bh_misc) != 0) { 311 aprint_error_dev(self, "can't subregion misc space\n"); 312 bus_space_unmap(memt, memh, size); 313 return; 314 } 315 } else { 316 if (pci_mapreg_map(pa, JME_PCI_BAR1, PCI_MAPREG_TYPE_IO, 317 0, &iot1, &ioh1, NULL, &size) != 0) { 318 aprint_error_dev(self, "can't map I/O space 1\n"); 319 return; 320 } 321 sc->jme_bt_mac = iot1; 322 sc->jme_bh_mac = ioh1; 323 if (pci_mapreg_map(pa, JME_PCI_BAR2, PCI_MAPREG_TYPE_IO, 324 0, &iot2, &ioh2, NULL, &size2) != 0) { 325 aprint_error_dev(self, "can't map I/O space 2\n"); 326 bus_space_unmap(iot1, ioh1, size); 327 return; 328 } 329 sc->jme_bt_phy = iot2; 330 sc->jme_bh_phy = ioh2; 331 sc->jme_bt_misc = iot2; 332 if (bus_space_subregion(iot2, ioh2, JME_MISC_BASE_IOOFF, 333 JME_MISC_SIZE, &sc->jme_bh_misc) != 0) { 334 aprint_error_dev(self, "can't subregion misc space\n"); 335 bus_space_unmap(iot1, ioh1, size); 336 bus_space_unmap(iot2, ioh2, size2); 337 return; 338 } 339 } 340 341 if (pci_dma64_available(pa)) 342 sc->jme_dmatag = pa->pa_dmat64; 343 else 344 sc->jme_dmatag = pa->pa_dmat; 345 346 /* Enable the device. */ 347 csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG); 348 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 349 csr | PCI_COMMAND_MASTER_ENABLE); 350 351 aprint_normal_dev(self, "%s\n", jp->jme_desc); 352 353 sc->jme_rev = PCI_REVISION(pa->pa_class); 354 355 csr = bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_CHIPMODE); 356 if (((csr & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT) != 357 CHIPMODE_NOT_FPGA) 358 sc->jme_flags |= JME_FLAG_FPGA; 359 sc->jme_chip_rev = (csr & CHIPMODE_REV_MASK) >> CHIPMODE_REV_SHIFT; 360 aprint_verbose_dev(self, "PCI device revision : 0x%x, Chip revision: " 361 "0x%x", sc->jme_rev, sc->jme_chip_rev); 362 if (sc->jme_flags & JME_FLAG_FPGA) 363 aprint_verbose(" FPGA revision: 0x%x", 364 (csr & CHIPMODE_FPGA_REV_MASK) >> CHIPMODE_FPGA_REV_SHIFT); 365 aprint_verbose("\n"); 366 367 /* 368 * Save PHY address. 369 * Integrated JR0211 has fixed PHY address whereas FPGA version 370 * requires PHY probing to get correct PHY address. 371 */ 372 if ((sc->jme_flags & JME_FLAG_FPGA) == 0) { 373 sc->jme_phyaddr = 374 bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, 375 JME_GPREG0) & GPREG0_PHY_ADDR_MASK; 376 } else 377 sc->jme_phyaddr = 0; 378 379 380 jme_reset(sc); 381 382 /* read mac addr */ 383 if (jme_eeprom_macaddr(sc) && jme_reg_macaddr(sc)) { 384 aprint_error_dev(self, "error reading Ethernet address\n"); 385 /* return; */ 386 } 387 aprint_normal_dev(self, "Ethernet address %s\n", 388 ether_sprintf(sc->jme_enaddr)); 389 390 /* Map and establish interrupts */ 391 if (pci_intr_map(pa, &intrhandle)) { 392 aprint_error_dev(self, "couldn't map interrupt\n"); 393 return; 394 } 395 intrstr = pci_intr_string(pa->pa_pc, intrhandle); 396 sc->jme_if.if_softc = sc; 397 sc->jme_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET, 398 jme_intr, sc); 399 if (sc->jme_ih == NULL) { 400 aprint_error_dev(self, "couldn't establish interrupt"); 401 if (intrstr != NULL) 402 aprint_error(" at %s", intrstr); 403 aprint_error("\n"); 404 return; 405 } 406 aprint_normal_dev(self, "interrupting at %s\n", intrstr); 407 408 /* allocate and map DMA-safe memory for transmit ring */ 409 if (bus_dmamem_alloc(sc->jme_dmatag, PAGE_SIZE, 0, PAGE_SIZE, 410 &sc->jme_txseg, 1, &nsegs, BUS_DMA_NOWAIT) != 0 || 411 bus_dmamem_map(sc->jme_dmatag, &sc->jme_txseg, 412 nsegs, PAGE_SIZE, (void **)&sc->jme_txring, 413 BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0 || 414 bus_dmamap_create(sc->jme_dmatag, PAGE_SIZE, 1, PAGE_SIZE, 0, 415 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &sc->jme_txmap) != 0 || 416 bus_dmamap_load(sc->jme_dmatag, sc->jme_txmap, sc->jme_txring, 417 PAGE_SIZE, NULL, BUS_DMA_NOWAIT) != 0) { 418 aprint_error_dev(self, "can't allocate DMA memory TX ring\n"); 419 return; 420 } 421 /* allocate and map DMA-safe memory for receive ring */ 422 if (bus_dmamem_alloc(sc->jme_dmatag, PAGE_SIZE, 0, PAGE_SIZE, 423 &sc->jme_rxseg, 1, &nsegs, BUS_DMA_NOWAIT) != 0 || 424 bus_dmamem_map(sc->jme_dmatag, &sc->jme_rxseg, 425 nsegs, PAGE_SIZE, (void **)&sc->jme_rxring, 426 BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0 || 427 bus_dmamap_create(sc->jme_dmatag, PAGE_SIZE, 1, PAGE_SIZE, 0, 428 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, &sc->jme_rxmap) != 0 || 429 bus_dmamap_load(sc->jme_dmatag, sc->jme_rxmap, sc->jme_rxring, 430 PAGE_SIZE, NULL, BUS_DMA_NOWAIT) != 0) { 431 aprint_error_dev(self, "can't allocate DMA memory RX ring\n"); 432 return; 433 } 434 for (i = 0; i < JME_NBUFS; i++) { 435 sc->jme_txmbuf[i] = sc->jme_rxmbuf[i] = NULL; 436 if (bus_dmamap_create(sc->jme_dmatag, JME_MAX_TX_LEN, 437 JME_NBUFS, JME_MAX_TX_LEN, 0, 438 BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, 439 &sc->jme_txmbufm[i]) != 0) { 440 aprint_error_dev(self, "can't allocate DMA TX map\n"); 441 return; 442 } 443 if (bus_dmamap_create(sc->jme_dmatag, JME_MAX_RX_LEN, 444 1, JME_MAX_RX_LEN, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW, 445 &sc->jme_rxmbufm[i]) != 0) { 446 aprint_error_dev(self, "can't allocate DMA RX map\n"); 447 return; 448 } 449 } 450 /* 451 * Initialize our media structures and probe the MII. 452 * 453 * Note that we don't care about the media instance. We 454 * are expecting to have multiple PHYs on the 10/100 cards, 455 * and on those cards we exclude the internal PHY from providing 456 * 10baseT. By ignoring the instance, it allows us to not have 457 * to specify it on the command line when switching media. 458 */ 459 sc->jme_mii.mii_ifp = ifp; 460 sc->jme_mii.mii_readreg = jme_mii_read; 461 sc->jme_mii.mii_writereg = jme_mii_write; 462 sc->jme_mii.mii_statchg = jme_statchg; 463 sc->jme_ec.ec_mii = &sc->jme_mii; 464 ifmedia_init(&sc->jme_mii.mii_media, IFM_IMASK, jme_mediachange, 465 ether_mediastatus); 466 mii_attach(self, &sc->jme_mii, 0xffffffff, MII_PHY_ANY, 467 MII_OFFSET_ANY, 0); 468 if (LIST_FIRST(&sc->jme_mii.mii_phys) == NULL) { 469 ifmedia_add(&sc->jme_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL); 470 ifmedia_set(&sc->jme_mii.mii_media, IFM_ETHER|IFM_NONE); 471 } else 472 ifmedia_set(&sc->jme_mii.mii_media, IFM_ETHER|IFM_AUTO); 473 474 /* 475 * We can support 802.1Q VLAN-sized frames. 476 */ 477 sc->jme_ec.ec_capabilities |= 478 ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING; 479 480 if (sc->jme_flags & JME_FLAG_GIGA) 481 sc->jme_ec.ec_capabilities |= ETHERCAP_JUMBO_MTU; 482 483 484 strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ); 485 ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST; 486 ifp->if_ioctl = jme_ifioctl; 487 ifp->if_start = jme_ifstart; 488 ifp->if_watchdog = jme_ifwatchdog; 489 ifp->if_init = jme_ifinit; 490 ifp->if_stop = jme_stop; 491 ifp->if_timer = 0; 492 ifp->if_capabilities |= 493 IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx | 494 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx | 495 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx | 496 IFCAP_CSUM_TCPv6_Tx | /* IFCAP_CSUM_TCPv6_Rx | hardware bug */ 497 IFCAP_CSUM_UDPv6_Tx | /* IFCAP_CSUM_UDPv6_Rx | hardware bug */ 498 IFCAP_TSOv4 | IFCAP_TSOv6; 499 IFQ_SET_READY(&ifp->if_snd); 500 if_attach(ifp); 501 ether_ifattach(&(sc)->jme_if, (sc)->jme_enaddr); 502 503 /* 504 * Add shutdown hook so that DMA is disabled prior to reboot. 505 */ 506 if (pmf_device_register1(self, NULL, NULL, jme_shutdown)) 507 pmf_class_network_register(self, ifp); 508 else 509 aprint_error_dev(self, "couldn't establish power handler\n"); 510 511 rnd_attach_source(&sc->rnd_source, device_xname(self), 512 RND_TYPE_NET, 0); 513 514 sc->jme_intrxto = PCCRX_COAL_TO_DEFAULT; 515 sc->jme_intrxct = PCCRX_COAL_PKT_DEFAULT; 516 sc->jme_inttxto = PCCTX_COAL_TO_DEFAULT; 517 sc->jme_inttxct = PCCTX_COAL_PKT_DEFAULT; 518 if (sysctl_createv(&sc->jme_clog, 0, NULL, &node, 519 0, CTLTYPE_NODE, device_xname(sc->jme_dev), 520 SYSCTL_DESCR("jme per-controller controls"), 521 NULL, 0, NULL, 0, CTL_HW, jme_root_num, CTL_CREATE, 522 CTL_EOL) != 0) { 523 aprint_normal_dev(sc->jme_dev, "couldn't create sysctl node\n"); 524 return; 525 } 526 jme_nodenum = node->sysctl_num; 527 528 /* interrupt moderation sysctls */ 529 if (sysctl_createv(&sc->jme_clog, 0, NULL, &node, 530 CTLFLAG_READWRITE, 531 CTLTYPE_INT, "int_rxto", 532 SYSCTL_DESCR("jme RX interrupt moderation timer"), 533 jme_sysctl_intrxto, 0, (void *)sc, 534 0, CTL_HW, jme_root_num, jme_nodenum, CTL_CREATE, 535 CTL_EOL) != 0) { 536 aprint_normal_dev(sc->jme_dev, 537 "couldn't create int_rxto sysctl node\n"); 538 } 539 if (sysctl_createv(&sc->jme_clog, 0, NULL, &node, 540 CTLFLAG_READWRITE, 541 CTLTYPE_INT, "int_rxct", 542 SYSCTL_DESCR("jme RX interrupt moderation packet counter"), 543 jme_sysctl_intrxct, 0, (void *)sc, 544 0, CTL_HW, jme_root_num, jme_nodenum, CTL_CREATE, 545 CTL_EOL) != 0) { 546 aprint_normal_dev(sc->jme_dev, 547 "couldn't create int_rxct sysctl node\n"); 548 } 549 if (sysctl_createv(&sc->jme_clog, 0, NULL, &node, 550 CTLFLAG_READWRITE, 551 CTLTYPE_INT, "int_txto", 552 SYSCTL_DESCR("jme TX interrupt moderation timer"), 553 jme_sysctl_inttxto, 0, (void *)sc, 554 0, CTL_HW, jme_root_num, jme_nodenum, CTL_CREATE, 555 CTL_EOL) != 0) { 556 aprint_normal_dev(sc->jme_dev, 557 "couldn't create int_txto sysctl node\n"); 558 } 559 if (sysctl_createv(&sc->jme_clog, 0, NULL, &node, 560 CTLFLAG_READWRITE, 561 CTLTYPE_INT, "int_txct", 562 SYSCTL_DESCR("jme TX interrupt moderation packet counter"), 563 jme_sysctl_inttxct, 0, (void *)sc, 564 0, CTL_HW, jme_root_num, jme_nodenum, CTL_CREATE, 565 CTL_EOL) != 0) { 566 aprint_normal_dev(sc->jme_dev, 567 "couldn't create int_txct sysctl node\n"); 568 } 569 } 570 571 static void 572 jme_stop_rx(jme_softc_t *sc) 573 { 574 uint32_t reg; 575 int i; 576 577 reg = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXCSR); 578 if ((reg & RXCSR_RX_ENB) == 0) 579 return; 580 reg &= ~RXCSR_RX_ENB; 581 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXCSR, reg); 582 for (i = JME_TIMEOUT / 10; i > 0; i--) { 583 DELAY(10); 584 if ((bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, 585 JME_RXCSR) & RXCSR_RX_ENB) == 0) 586 break; 587 } 588 if (i == 0) 589 aprint_error_dev(sc->jme_dev, "stopping recevier timeout!\n"); 590 591 } 592 593 static void 594 jme_stop_tx(jme_softc_t *sc) 595 { 596 uint32_t reg; 597 int i; 598 599 reg = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR); 600 if ((reg & TXCSR_TX_ENB) == 0) 601 return; 602 reg &= ~TXCSR_TX_ENB; 603 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR, reg); 604 for (i = JME_TIMEOUT / 10; i > 0; i--) { 605 DELAY(10); 606 if ((bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, 607 JME_TXCSR) & TXCSR_TX_ENB) == 0) 608 break; 609 } 610 if (i == 0) 611 aprint_error_dev(sc->jme_dev, 612 "stopping transmitter timeout!\n"); 613 } 614 615 static void 616 jme_reset(jme_softc_t *sc) 617 { 618 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_GHC, GHC_RESET); 619 DELAY(10); 620 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_GHC, 0); 621 } 622 623 static bool 624 jme_shutdown(device_t self, int howto) 625 { 626 jme_softc_t *sc; 627 struct ifnet *ifp; 628 629 sc = device_private(self); 630 ifp = &sc->jme_if; 631 jme_stop(ifp, 1); 632 633 return true; 634 } 635 636 static void 637 jme_stop(struct ifnet *ifp, int disable) 638 { 639 jme_softc_t *sc = ifp->if_softc; 640 int i; 641 /* Stop receiver, transmitter. */ 642 jme_stop_rx(sc); 643 jme_stop_tx(sc); 644 /* free receive mbufs */ 645 for (i = 0; i < JME_NBUFS; i++) { 646 if (sc->jme_rxmbuf[i]) { 647 bus_dmamap_unload(sc->jme_dmatag, sc->jme_rxmbufm[i]); 648 m_freem(sc->jme_rxmbuf[i]); 649 } 650 sc->jme_rxmbuf[i] = NULL; 651 } 652 /* process completed transmits */ 653 jme_txeof(sc); 654 /* free abort pending transmits */ 655 for (i = 0; i < JME_NBUFS; i++) { 656 if (sc->jme_txmbuf[i]) { 657 bus_dmamap_unload(sc->jme_dmatag, sc->jme_txmbufm[i]); 658 m_freem(sc->jme_txmbuf[i]); 659 sc->jme_txmbuf[i] = NULL; 660 } 661 } 662 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 663 ifp->if_timer = 0; 664 } 665 666 #if 0 667 static void 668 jme_restart(void *v) 669 { 670 671 jme_init(v); 672 } 673 #endif 674 675 static int 676 jme_add_rxbuf(jme_softc_t *sc, struct mbuf *m) 677 { 678 int error; 679 bus_dmamap_t map; 680 int i = sc->jme_rx_prod; 681 682 if (sc->jme_rxmbuf[i] != NULL) { 683 aprint_error_dev(sc->jme_dev, 684 "mbuf already here: rxprod %d rxcons %d\n", 685 sc->jme_rx_prod, sc->jme_rx_cons); 686 if (m) 687 m_freem(m); 688 return EINVAL; 689 } 690 691 if (m == NULL) { 692 sc->jme_rxmbuf[i] = NULL; 693 MGETHDR(m, M_DONTWAIT, MT_DATA); 694 if (m == NULL) 695 return (ENOBUFS); 696 MCLGET(m, M_DONTWAIT); 697 if ((m->m_flags & M_EXT) == 0) { 698 m_freem(m); 699 return (ENOBUFS); 700 } 701 } 702 map = sc->jme_rxmbufm[i]; 703 m->m_len = m->m_pkthdr.len = m->m_ext.ext_size; 704 KASSERT(m->m_len == MCLBYTES); 705 706 error = bus_dmamap_load_mbuf(sc->jme_dmatag, map, m, 707 BUS_DMA_READ|BUS_DMA_NOWAIT); 708 if (error) { 709 sc->jme_rxmbuf[i] = NULL; 710 aprint_error_dev(sc->jme_dev, 711 "unable to load rx DMA map %d, error = %d\n", 712 i, error); 713 m_freem(m); 714 return (error); 715 } 716 bus_dmamap_sync(sc->jme_dmatag, map, 0, map->dm_mapsize, 717 BUS_DMASYNC_PREREAD); 718 719 sc->jme_rxmbuf[i] = m; 720 721 sc->jme_rxring[i].buflen = htole32(map->dm_segs[0].ds_len); 722 sc->jme_rxring[i].addr_lo = 723 htole32(JME_ADDR_LO(map->dm_segs[0].ds_addr)); 724 sc->jme_rxring[i].addr_hi = 725 htole32(JME_ADDR_HI(map->dm_segs[0].ds_addr)); 726 sc->jme_rxring[i].flags = 727 htole32(JME_RD_OWN | JME_RD_INTR | JME_RD_64BIT); 728 bus_dmamap_sync(sc->jme_dmatag, sc->jme_rxmap, 729 i * sizeof(struct jme_desc), sizeof(struct jme_desc), 730 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 731 JME_DESC_INC(sc->jme_rx_prod, JME_NBUFS); 732 return (0); 733 } 734 735 static int 736 jme_ifinit(struct ifnet *ifp) 737 { 738 return jme_init(ifp, 1); 739 } 740 741 static int 742 jme_init(struct ifnet *ifp, int do_ifinit) 743 { 744 jme_softc_t *sc = ifp->if_softc; 745 int i, s; 746 uint8_t eaddr[ETHER_ADDR_LEN]; 747 uint32_t reg; 748 749 s = splnet(); 750 /* cancel any pending IO */ 751 jme_stop(ifp, 1); 752 jme_reset(sc); 753 if ((sc->jme_if.if_flags & IFF_UP) == 0) { 754 splx(s); 755 return 0; 756 } 757 /* allocate receive ring */ 758 sc->jme_rx_prod = 0; 759 for (i = 0; i < JME_NBUFS; i++) { 760 if (jme_add_rxbuf(sc, NULL) < 0) { 761 aprint_error_dev(sc->jme_dev, 762 "can't allocate rx mbuf\n"); 763 for (i--; i >= 0; i--) { 764 bus_dmamap_unload(sc->jme_dmatag, 765 sc->jme_rxmbufm[i]); 766 m_freem(sc->jme_rxmbuf[i]); 767 sc->jme_rxmbuf[i] = NULL; 768 } 769 splx(s); 770 return ENOMEM; 771 } 772 } 773 /* init TX ring */ 774 memset(sc->jme_txring, 0, JME_NBUFS * sizeof(struct jme_desc)); 775 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmap, 776 0, JME_NBUFS * sizeof(struct jme_desc), 777 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 778 for (i = 0; i < JME_NBUFS; i++) 779 sc->jme_txmbuf[i] = NULL; 780 sc->jme_tx_cons = sc->jme_tx_prod = sc->jme_tx_cnt = 0; 781 782 /* Reprogram the station address. */ 783 memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN); 784 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PAR0, 785 eaddr[3] << 24 | eaddr[2] << 16 | eaddr[1] << 8 | eaddr[0]); 786 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 787 JME_PAR1, eaddr[5] << 8 | eaddr[4]); 788 789 /* 790 * Configure Tx queue. 791 * Tx priority queue weight value : 0 792 * Tx FIFO threshold for processing next packet : 16QW 793 * Maximum Tx DMA length : 512 794 * Allow Tx DMA burst. 795 */ 796 sc->jme_txcsr = TXCSR_TXQ_N_SEL(TXCSR_TXQ0); 797 sc->jme_txcsr |= TXCSR_TXQ_WEIGHT(TXCSR_TXQ_WEIGHT_MIN); 798 sc->jme_txcsr |= TXCSR_FIFO_THRESH_16QW; 799 sc->jme_txcsr |= TXCSR_DMA_SIZE_512; 800 sc->jme_txcsr |= TXCSR_DMA_BURST; 801 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 802 JME_TXCSR, sc->jme_txcsr); 803 804 /* Set Tx descriptor counter. */ 805 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 806 JME_TXQDC, JME_NBUFS); 807 808 /* Set Tx ring address to the hardware. */ 809 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_HI, 810 JME_ADDR_HI(sc->jme_txmap->dm_segs[0].ds_addr)); 811 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_LO, 812 JME_ADDR_LO(sc->jme_txmap->dm_segs[0].ds_addr)); 813 814 /* Configure TxMAC parameters. */ 815 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXMAC, 816 TXMAC_IFG1_DEFAULT | TXMAC_IFG2_DEFAULT | TXMAC_IFG_ENB | 817 TXMAC_THRESH_1_PKT | TXMAC_CRC_ENB | TXMAC_PAD_ENB); 818 819 /* 820 * Configure Rx queue. 821 * FIFO full threshold for transmitting Tx pause packet : 128T 822 * FIFO threshold for processing next packet : 128QW 823 * Rx queue 0 select 824 * Max Rx DMA length : 128 825 * Rx descriptor retry : 32 826 * Rx descriptor retry time gap : 256ns 827 * Don't receive runt/bad frame. 828 */ 829 sc->jme_rxcsr = RXCSR_FIFO_FTHRESH_128T; 830 /* 831 * Since Rx FIFO size is 4K bytes, receiving frames larger 832 * than 4K bytes will suffer from Rx FIFO overruns. So 833 * decrease FIFO threshold to reduce the FIFO overruns for 834 * frames larger than 4000 bytes. 835 * For best performance of standard MTU sized frames use 836 * maximum allowable FIFO threshold, 128QW. 837 */ 838 if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + 839 ETHER_CRC_LEN) > JME_RX_FIFO_SIZE) 840 sc->jme_rxcsr |= RXCSR_FIFO_THRESH_16QW; 841 else 842 sc->jme_rxcsr |= RXCSR_FIFO_THRESH_128QW; 843 sc->jme_rxcsr |= RXCSR_DMA_SIZE_128 | RXCSR_RXQ_N_SEL(RXCSR_RXQ0); 844 sc->jme_rxcsr |= RXCSR_DESC_RT_CNT(RXCSR_DESC_RT_CNT_DEFAULT); 845 sc->jme_rxcsr |= RXCSR_DESC_RT_GAP_256 & RXCSR_DESC_RT_GAP_MASK; 846 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 847 JME_RXCSR, sc->jme_rxcsr); 848 849 /* Set Rx descriptor counter. */ 850 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 851 JME_RXQDC, JME_NBUFS); 852 853 /* Set Rx ring address to the hardware. */ 854 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXDBA_HI, 855 JME_ADDR_HI(sc->jme_rxmap->dm_segs[0].ds_addr)); 856 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXDBA_LO, 857 JME_ADDR_LO(sc->jme_rxmap->dm_segs[0].ds_addr)); 858 859 /* Clear receive filter. */ 860 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC, 0); 861 /* Set up the receive filter. */ 862 jme_set_filter(sc); 863 864 /* 865 * Disable all WOL bits as WOL can interfere normal Rx 866 * operation. Also clear WOL detection status bits. 867 */ 868 reg = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PMCS); 869 reg &= ~PMCS_WOL_ENB_MASK; 870 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PMCS, reg); 871 872 reg = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC); 873 /* 874 * Pad 10bytes right before received frame. This will greatly 875 * help Rx performance on strict-alignment architectures as 876 * it does not need to copy the frame to align the payload. 877 */ 878 reg |= RXMAC_PAD_10BYTES; 879 if ((ifp->if_capenable & 880 (IFCAP_CSUM_IPv4_Rx|IFCAP_CSUM_TCPv4_Rx|IFCAP_CSUM_UDPv4_Rx| 881 IFCAP_CSUM_TCPv6_Rx|IFCAP_CSUM_UDPv6_Rx)) != 0) 882 reg |= RXMAC_CSUM_ENB; 883 reg |= RXMAC_VLAN_ENB; /* enable hardware vlan */ 884 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC, reg); 885 886 /* Configure general purpose reg0 */ 887 reg = bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_GPREG0); 888 reg &= ~GPREG0_PCC_UNIT_MASK; 889 /* Set PCC timer resolution to micro-seconds unit. */ 890 reg |= GPREG0_PCC_UNIT_US; 891 /* 892 * Disable all shadow register posting as we have to read 893 * JME_INTR_STATUS register in jme_int_task. Also it seems 894 * that it's hard to synchronize interrupt status between 895 * hardware and software with shadow posting due to 896 * requirements of bus_dmamap_sync(9). 897 */ 898 reg |= GPREG0_SH_POST_DW7_DIS | GPREG0_SH_POST_DW6_DIS | 899 GPREG0_SH_POST_DW5_DIS | GPREG0_SH_POST_DW4_DIS | 900 GPREG0_SH_POST_DW3_DIS | GPREG0_SH_POST_DW2_DIS | 901 GPREG0_SH_POST_DW1_DIS | GPREG0_SH_POST_DW0_DIS; 902 /* Disable posting of DW0. */ 903 reg &= ~GPREG0_POST_DW0_ENB; 904 /* Clear PME message. */ 905 reg &= ~GPREG0_PME_ENB; 906 /* Set PHY address. */ 907 reg &= ~GPREG0_PHY_ADDR_MASK; 908 reg |= sc->jme_phyaddr; 909 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_GPREG0, reg); 910 911 /* Configure Tx queue 0 packet completion coalescing. */ 912 reg = (sc->jme_inttxto << PCCTX_COAL_TO_SHIFT) & PCCTX_COAL_TO_MASK; 913 reg |= (sc->jme_inttxct << PCCTX_COAL_PKT_SHIFT) & PCCTX_COAL_PKT_MASK; 914 reg |= PCCTX_COAL_TXQ0; 915 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCTX, reg); 916 917 /* Configure Rx queue 0 packet completion coalescing. */ 918 reg = (sc->jme_intrxto << PCCRX_COAL_TO_SHIFT) & PCCRX_COAL_TO_MASK; 919 reg |= (sc->jme_intrxct << PCCRX_COAL_PKT_SHIFT) & PCCRX_COAL_PKT_MASK; 920 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCRX0, reg); 921 922 /* Disable Timers */ 923 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_TMCSR, 0); 924 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_TIMER1, 0); 925 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_TIMER2, 0); 926 927 /* Configure retry transmit period, retry limit value. */ 928 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD, 929 ((TXTRHD_RT_PERIOD_DEFAULT << TXTRHD_RT_PERIOD_SHIFT) & 930 TXTRHD_RT_PERIOD_MASK) | 931 ((TXTRHD_RT_LIMIT_DEFAULT << TXTRHD_RT_LIMIT_SHIFT) & 932 TXTRHD_RT_LIMIT_SHIFT)); 933 934 /* Disable RSS. */ 935 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 936 JME_RSSC, RSSC_DIS_RSS); 937 938 /* Initialize the interrupt mask. */ 939 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 940 JME_INTR_MASK_SET, JME_INTRS_ENABLE); 941 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 942 JME_INTR_STATUS, 0xFFFFFFFF); 943 944 /* set media, if not already handling a media change */ 945 if (do_ifinit) { 946 int error; 947 if ((error = mii_mediachg(&sc->jme_mii)) == ENXIO) 948 error = 0; 949 else if (error != 0) { 950 aprint_error_dev(sc->jme_dev, "could not set media\n"); 951 return error; 952 } 953 } 954 955 /* Program MAC with resolved speed/duplex/flow-control. */ 956 jme_mac_config(sc); 957 958 /* Start receiver/transmitter. */ 959 sc->jme_rx_cons = 0; 960 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXCSR, 961 sc->jme_rxcsr | RXCSR_RX_ENB | RXCSR_RXQ_START); 962 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR, 963 sc->jme_txcsr | TXCSR_TX_ENB); 964 965 /* start ticks calls */ 966 callout_reset(&sc->jme_tick_ch, hz, jme_ticks, sc); 967 sc->jme_if.if_flags |= IFF_RUNNING; 968 sc->jme_if.if_flags &= ~IFF_OACTIVE; 969 splx(s); 970 return 0; 971 } 972 973 974 int 975 jme_mii_read(device_t self, int phy, int reg) 976 { 977 struct jme_softc *sc = device_private(self); 978 int val, i; 979 980 /* For FPGA version, PHY address 0 should be ignored. */ 981 if ((sc->jme_flags & JME_FLAG_FPGA) != 0) { 982 if (phy == 0) 983 return (0); 984 } else { 985 if (sc->jme_phyaddr != phy) 986 return (0); 987 } 988 989 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_SMI, 990 SMI_OP_READ | SMI_OP_EXECUTE | 991 SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg)); 992 for (i = JME_PHY_TIMEOUT / 10; i > 0; i--) { 993 delay(10); 994 if (((val = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, 995 JME_SMI)) & SMI_OP_EXECUTE) == 0) 996 break; 997 } 998 999 if (i == 0) { 1000 aprint_error_dev(sc->jme_dev, "phy read timeout : %d\n", reg); 1001 return (0); 1002 } 1003 1004 return ((val & SMI_DATA_MASK) >> SMI_DATA_SHIFT); 1005 } 1006 1007 void 1008 jme_mii_write(device_t self, int phy, int reg, int val) 1009 { 1010 struct jme_softc *sc = device_private(self); 1011 int i; 1012 1013 /* For FPGA version, PHY address 0 should be ignored. */ 1014 if ((sc->jme_flags & JME_FLAG_FPGA) != 0) { 1015 if (phy == 0) 1016 return; 1017 } else { 1018 if (sc->jme_phyaddr != phy) 1019 return; 1020 } 1021 1022 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_SMI, 1023 SMI_OP_WRITE | SMI_OP_EXECUTE | 1024 ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) | 1025 SMI_PHY_ADDR(phy) | SMI_REG_ADDR(reg)); 1026 for (i = JME_PHY_TIMEOUT / 10; i > 0; i--) { 1027 delay(10); 1028 if (((val = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, 1029 JME_SMI)) & SMI_OP_EXECUTE) == 0) 1030 break; 1031 } 1032 1033 if (i == 0) 1034 aprint_error_dev(sc->jme_dev, "phy write timeout : %d\n", reg); 1035 1036 return; 1037 } 1038 1039 void 1040 jme_statchg(struct ifnet *ifp) 1041 { 1042 if ((ifp->if_flags & (IFF_UP|IFF_RUNNING)) == (IFF_UP|IFF_RUNNING)) 1043 jme_init(ifp, 0); 1044 } 1045 1046 static void 1047 jme_intr_rx(jme_softc_t *sc) { 1048 struct mbuf *m, *mhead; 1049 bus_dmamap_t mmap; 1050 struct ifnet *ifp = &sc->jme_if; 1051 uint32_t flags, buflen; 1052 int i, ipackets, nsegs, seg, error; 1053 struct jme_desc *desc; 1054 1055 bus_dmamap_sync(sc->jme_dmatag, sc->jme_rxmap, 0, 1056 sizeof(struct jme_desc) * JME_NBUFS, 1057 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1058 #ifdef JMEDEBUG_RX 1059 printf("rxintr sc->jme_rx_cons %d flags 0x%x\n", 1060 sc->jme_rx_cons, le32toh(sc->jme_rxring[sc->jme_rx_cons].flags)); 1061 #endif 1062 ipackets = 0; 1063 while((le32toh(sc->jme_rxring[sc->jme_rx_cons].flags) & JME_RD_OWN) 1064 == 0) { 1065 i = sc->jme_rx_cons; 1066 desc = &sc->jme_rxring[i]; 1067 #ifdef JMEDEBUG_RX 1068 printf("rxintr i %d flags 0x%x buflen 0x%x\n", 1069 i, le32toh(desc->flags), le32toh(desc->buflen)); 1070 #endif 1071 if (sc->jme_rxmbuf[i] == NULL) { 1072 if ((error = jme_add_rxbuf(sc, NULL)) != 0) { 1073 aprint_error_dev(sc->jme_dev, 1074 "can't add new mbuf to empty slot: %d\n", 1075 error); 1076 break; 1077 } 1078 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1079 i = sc->jme_rx_cons; 1080 continue; 1081 } 1082 if ((le32toh(desc->buflen) & JME_RD_VALID) == 0) 1083 break; 1084 1085 buflen = le32toh(desc->buflen); 1086 nsegs = JME_RX_NSEGS(buflen); 1087 flags = le32toh(desc->flags); 1088 if ((buflen & JME_RX_ERR_STAT) != 0 || 1089 JME_RX_BYTES(buflen) < sizeof(struct ether_header) || 1090 JME_RX_BYTES(buflen) > 1091 (ifp->if_mtu + ETHER_HDR_LEN + JME_RX_PAD_BYTES)) { 1092 #ifdef JMEDEBUG_RX 1093 printf("rx error flags 0x%x buflen 0x%x\n", 1094 flags, buflen); 1095 #endif 1096 ifp->if_ierrors++; 1097 /* reuse the mbufs */ 1098 for (seg = 0; seg < nsegs; seg++) { 1099 m = sc->jme_rxmbuf[i]; 1100 sc->jme_rxmbuf[i] = NULL; 1101 mmap = sc->jme_rxmbufm[i]; 1102 bus_dmamap_sync(sc->jme_dmatag, mmap, 0, 1103 mmap->dm_mapsize, BUS_DMASYNC_POSTREAD); 1104 bus_dmamap_unload(sc->jme_dmatag, mmap); 1105 if ((error = jme_add_rxbuf(sc, m)) != 0) 1106 aprint_error_dev(sc->jme_dev, 1107 "can't reuse mbuf: %d\n", error); 1108 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1109 i = sc->jme_rx_cons; 1110 } 1111 continue; 1112 } 1113 /* receive this packet */ 1114 mhead = m = sc->jme_rxmbuf[i]; 1115 sc->jme_rxmbuf[i] = NULL; 1116 mmap = sc->jme_rxmbufm[i]; 1117 bus_dmamap_sync(sc->jme_dmatag, mmap, 0, 1118 mmap->dm_mapsize, BUS_DMASYNC_POSTREAD); 1119 bus_dmamap_unload(sc->jme_dmatag, mmap); 1120 /* add a new buffer to chain */ 1121 if (jme_add_rxbuf(sc, NULL) != 0) { 1122 if ((error = jme_add_rxbuf(sc, m)) != 0) 1123 aprint_error_dev(sc->jme_dev, 1124 "can't reuse mbuf: %d\n", error); 1125 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1126 i = sc->jme_rx_cons; 1127 for (seg = 1; seg < nsegs; seg++) { 1128 m = sc->jme_rxmbuf[i]; 1129 sc->jme_rxmbuf[i] = NULL; 1130 mmap = sc->jme_rxmbufm[i]; 1131 bus_dmamap_sync(sc->jme_dmatag, mmap, 0, 1132 mmap->dm_mapsize, BUS_DMASYNC_POSTREAD); 1133 bus_dmamap_unload(sc->jme_dmatag, mmap); 1134 if ((error = jme_add_rxbuf(sc, m)) != 0) 1135 aprint_error_dev(sc->jme_dev, 1136 "can't reuse mbuf: %d\n", error); 1137 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1138 i = sc->jme_rx_cons; 1139 } 1140 ifp->if_ierrors++; 1141 continue; 1142 } 1143 1144 /* build mbuf chain: head, then remaining segments */ 1145 m->m_pkthdr.rcvif = ifp; 1146 m->m_pkthdr.len = JME_RX_BYTES(buflen) - JME_RX_PAD_BYTES; 1147 m->m_len = (nsegs > 1) ? (MCLBYTES - JME_RX_PAD_BYTES) : 1148 m->m_pkthdr.len; 1149 m->m_data = m->m_ext.ext_buf + JME_RX_PAD_BYTES; 1150 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1151 for (seg = 1; seg < nsegs; seg++) { 1152 i = sc->jme_rx_cons; 1153 m = sc->jme_rxmbuf[i]; 1154 sc->jme_rxmbuf[i] = NULL; 1155 mmap = sc->jme_rxmbufm[i]; 1156 bus_dmamap_sync(sc->jme_dmatag, mmap, 0, 1157 mmap->dm_mapsize, BUS_DMASYNC_POSTREAD); 1158 bus_dmamap_unload(sc->jme_dmatag, mmap); 1159 if ((error = jme_add_rxbuf(sc, NULL)) != 0) 1160 aprint_error_dev(sc->jme_dev, 1161 "can't add new mbuf: %d\n", error); 1162 m->m_flags &= ~M_PKTHDR; 1163 m_cat(mhead, m); 1164 JME_DESC_INC(sc->jme_rx_cons, JME_NBUFS); 1165 } 1166 /* and adjust last mbuf's size */ 1167 if (nsegs > 1) { 1168 m->m_len = 1169 JME_RX_BYTES(buflen) - (MCLBYTES * (nsegs - 1)); 1170 } 1171 ifp->if_ipackets++; 1172 ipackets++; 1173 bpf_mtap(ifp, mhead); 1174 1175 if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) && 1176 (flags & JME_RD_IPV4)) { 1177 mhead->m_pkthdr.csum_flags |= M_CSUM_IPv4; 1178 if (!(flags & JME_RD_IPCSUM)) 1179 mhead->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD; 1180 } 1181 if ((ifp->if_capenable & IFCAP_CSUM_TCPv4_Rx) && 1182 (flags & JME_RD_TCPV4) == JME_RD_TCPV4) { 1183 mhead->m_pkthdr.csum_flags |= M_CSUM_TCPv4; 1184 if (!(flags & JME_RD_TCPCSUM)) 1185 mhead->m_pkthdr.csum_flags |= 1186 M_CSUM_TCP_UDP_BAD; 1187 } 1188 if ((ifp->if_capenable & IFCAP_CSUM_UDPv4_Rx) && 1189 (flags & JME_RD_UDPV4) == JME_RD_UDPV4) { 1190 mhead->m_pkthdr.csum_flags |= M_CSUM_UDPv4; 1191 if (!(flags & JME_RD_UDPCSUM)) 1192 mhead->m_pkthdr.csum_flags |= 1193 M_CSUM_TCP_UDP_BAD; 1194 } 1195 if ((ifp->if_capenable & IFCAP_CSUM_TCPv6_Rx) && 1196 (flags & JME_RD_TCPV6) == JME_RD_TCPV6) { 1197 mhead->m_pkthdr.csum_flags |= M_CSUM_TCPv6; 1198 if (!(flags & JME_RD_TCPCSUM)) 1199 mhead->m_pkthdr.csum_flags |= 1200 M_CSUM_TCP_UDP_BAD; 1201 } 1202 if ((ifp->if_capenable & IFCAP_CSUM_UDPv6_Rx) && 1203 (flags & JME_RD_UDPV6) == JME_RD_UDPV6) { 1204 m->m_pkthdr.csum_flags |= M_CSUM_UDPv6; 1205 if (!(flags & JME_RD_UDPCSUM)) 1206 mhead->m_pkthdr.csum_flags |= 1207 M_CSUM_TCP_UDP_BAD; 1208 } 1209 if (flags & JME_RD_VLAN_TAG) { 1210 /* pass to vlan_input() */ 1211 VLAN_INPUT_TAG(ifp, mhead, 1212 (flags & JME_RD_VLAN_MASK), continue); 1213 } 1214 (*ifp->if_input)(ifp, mhead); 1215 } 1216 if (ipackets) 1217 rnd_add_uint32(&sc->rnd_source, ipackets); 1218 } 1219 1220 static int 1221 jme_intr(void *v) 1222 { 1223 jme_softc_t *sc = v; 1224 uint32_t istatus; 1225 1226 istatus = bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, 1227 JME_INTR_STATUS); 1228 if (istatus == 0 || istatus == 0xFFFFFFFF) 1229 return 0; 1230 /* Disable interrupts. */ 1231 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 1232 JME_INTR_MASK_CLR, 0xFFFFFFFF); 1233 again: 1234 /* and update istatus */ 1235 istatus = bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, 1236 JME_INTR_STATUS); 1237 if ((istatus & JME_INTRS_CHECK) == 0) 1238 goto done; 1239 /* Reset PCC counter/timer and Ack interrupts. */ 1240 if ((istatus & (INTR_TXQ_COMP | INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0) 1241 istatus |= INTR_TXQ_COAL | INTR_TXQ_COAL_TO | INTR_TXQ_COMP; 1242 if ((istatus & (INTR_RXQ_COMP | INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) 1243 istatus |= INTR_RXQ_COAL | INTR_RXQ_COAL_TO | INTR_RXQ_COMP; 1244 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 1245 JME_INTR_STATUS, istatus); 1246 1247 if ((sc->jme_if.if_flags & IFF_RUNNING) == 0) 1248 goto done; 1249 #ifdef JMEDEBUG_RX 1250 printf("jme_intr 0x%x RXCS 0x%x RXDBA 0x%x 0x%x RXQDC 0x%x RXNDA 0x%x RXMCS 0x%x\n", istatus, 1251 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXCSR), 1252 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXDBA_LO), 1253 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXDBA_HI), 1254 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXQDC), 1255 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXNDA), 1256 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC)); 1257 printf("jme_intr RXUMA 0x%x 0x%x RXMCHT 0x%x 0x%x GHC 0x%x\n", 1258 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PAR0), 1259 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PAR1), 1260 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_MAR0), 1261 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_MAR1), 1262 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_GHC)); 1263 #endif 1264 if ((istatus & (INTR_RXQ_COMP | INTR_RXQ_COAL | INTR_RXQ_COAL_TO)) != 0) 1265 jme_intr_rx(sc); 1266 if ((istatus & INTR_RXQ_DESC_EMPTY) != 0) { 1267 /* 1268 * Notify hardware availability of new Rx 1269 * buffers. 1270 * Reading RXCSR takes very long time under 1271 * heavy load so cache RXCSR value and writes 1272 * the ORed value with the kick command to 1273 * the RXCSR. This saves one register access 1274 * cycle. 1275 */ 1276 sc->jme_rx_cons = 0; 1277 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 1278 JME_RXCSR, 1279 sc->jme_rxcsr | RXCSR_RX_ENB | RXCSR_RXQ_START); 1280 } 1281 if ((istatus & (INTR_TXQ_COMP | INTR_TXQ_COAL | INTR_TXQ_COAL_TO)) != 0) 1282 jme_ifstart(&sc->jme_if); 1283 1284 goto again; 1285 1286 done: 1287 /* enable interrupts. */ 1288 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 1289 JME_INTR_MASK_SET, JME_INTRS_ENABLE); 1290 return 1; 1291 } 1292 1293 1294 static int 1295 jme_ifioctl(struct ifnet *ifp, unsigned long cmd, void *data) 1296 { 1297 struct jme_softc *sc = ifp->if_softc; 1298 int s, error; 1299 struct ifreq *ifr; 1300 struct ifcapreq *ifcr; 1301 1302 s = splnet(); 1303 /* 1304 * we can't support at the same time jumbo frames and 1305 * TX checksums offload/TSO 1306 */ 1307 switch(cmd) { 1308 case SIOCSIFMTU: 1309 ifr = data; 1310 if (ifr->ifr_mtu > JME_TX_FIFO_SIZE && 1311 (ifp->if_capenable & ( 1312 IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_UDPv4_Tx| 1313 IFCAP_CSUM_TCPv6_Tx|IFCAP_CSUM_UDPv6_Tx| 1314 IFCAP_TSOv4|IFCAP_TSOv6)) != 0) { 1315 splx(s); 1316 return EINVAL; 1317 } 1318 break; 1319 case SIOCSIFCAP: 1320 ifcr = data; 1321 if (ifp->if_mtu > JME_TX_FIFO_SIZE && 1322 (ifcr->ifcr_capenable & ( 1323 IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_UDPv4_Tx| 1324 IFCAP_CSUM_TCPv6_Tx|IFCAP_CSUM_UDPv6_Tx| 1325 IFCAP_TSOv4|IFCAP_TSOv6)) != 0) { 1326 splx(s); 1327 return EINVAL; 1328 } 1329 break; 1330 } 1331 1332 error = ether_ioctl(ifp, cmd, data); 1333 if (error == ENETRESET && (ifp->if_flags & IFF_RUNNING)) { 1334 if (cmd == SIOCADDMULTI || cmd == SIOCDELMULTI) { 1335 jme_set_filter(sc); 1336 error = 0; 1337 } else { 1338 error = jme_init(ifp, 0); 1339 } 1340 } 1341 splx(s); 1342 return error; 1343 } 1344 1345 static int 1346 jme_encap(struct jme_softc *sc, struct mbuf **m_head) 1347 { 1348 struct jme_desc *txd; 1349 struct jme_desc *desc; 1350 struct mbuf *m; 1351 struct m_tag *mtag; 1352 int error, i, prod, headdsc, nsegs; 1353 uint32_t cflags, tso_segsz; 1354 1355 if (((*m_head)->m_pkthdr.csum_flags & (M_CSUM_TSOv4|M_CSUM_TSOv6)) != 0){ 1356 /* 1357 * Due to the adherence to NDIS specification JMC250 1358 * assumes upper stack computed TCP pseudo checksum 1359 * without including payload length. This breaks 1360 * checksum offload for TSO case so recompute TCP 1361 * pseudo checksum for JMC250. Hopefully this wouldn't 1362 * be much burden on modern CPUs. 1363 */ 1364 bool v4 = ((*m_head)->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0; 1365 int iphl = v4 ? 1366 M_CSUM_DATA_IPv4_IPHL((*m_head)->m_pkthdr.csum_data) : 1367 M_CSUM_DATA_IPv6_HL((*m_head)->m_pkthdr.csum_data); 1368 /* 1369 * note: we support vlan offloading, so we should never have 1370 * a ETHERTYPE_VLAN packet here - so ETHER_HDR_LEN is always 1371 * right. 1372 */ 1373 int hlen = ETHER_HDR_LEN + iphl; 1374 1375 if (__predict_false((*m_head)->m_len < 1376 (hlen + sizeof(struct tcphdr)))) { 1377 /* 1378 * TCP/IP headers are not in the first mbuf; we need 1379 * to do this the slow and painful way. Let's just 1380 * hope this doesn't happen very often. 1381 */ 1382 struct tcphdr th; 1383 1384 m_copydata((*m_head), hlen, sizeof(th), &th); 1385 if (v4) { 1386 struct ip ip; 1387 1388 m_copydata((*m_head), ETHER_HDR_LEN, 1389 sizeof(ip), &ip); 1390 ip.ip_len = 0; 1391 m_copyback((*m_head), 1392 ETHER_HDR_LEN + offsetof(struct ip, ip_len), 1393 sizeof(ip.ip_len), &ip.ip_len); 1394 th.th_sum = in_cksum_phdr(ip.ip_src.s_addr, 1395 ip.ip_dst.s_addr, htons(IPPROTO_TCP)); 1396 } else { 1397 #if INET6 1398 struct ip6_hdr ip6; 1399 1400 m_copydata((*m_head), ETHER_HDR_LEN, 1401 sizeof(ip6), &ip6); 1402 ip6.ip6_plen = 0; 1403 m_copyback((*m_head), ETHER_HDR_LEN + 1404 offsetof(struct ip6_hdr, ip6_plen), 1405 sizeof(ip6.ip6_plen), &ip6.ip6_plen); 1406 th.th_sum = in6_cksum_phdr(&ip6.ip6_src, 1407 &ip6.ip6_dst, 0, htonl(IPPROTO_TCP)); 1408 #endif /* INET6 */ 1409 } 1410 m_copyback((*m_head), 1411 hlen + offsetof(struct tcphdr, th_sum), 1412 sizeof(th.th_sum), &th.th_sum); 1413 1414 hlen += th.th_off << 2; 1415 } else { 1416 /* 1417 * TCP/IP headers are in the first mbuf; we can do 1418 * this the easy way. 1419 */ 1420 struct tcphdr *th; 1421 1422 if (v4) { 1423 struct ip *ip = 1424 (void *)(mtod((*m_head), char *) + 1425 ETHER_HDR_LEN); 1426 th = (void *)(mtod((*m_head), char *) + hlen); 1427 1428 ip->ip_len = 0; 1429 th->th_sum = in_cksum_phdr(ip->ip_src.s_addr, 1430 ip->ip_dst.s_addr, htons(IPPROTO_TCP)); 1431 } else { 1432 #if INET6 1433 struct ip6_hdr *ip6 = 1434 (void *)(mtod((*m_head), char *) + 1435 ETHER_HDR_LEN); 1436 th = (void *)(mtod((*m_head), char *) + hlen); 1437 1438 ip6->ip6_plen = 0; 1439 th->th_sum = in6_cksum_phdr(&ip6->ip6_src, 1440 &ip6->ip6_dst, 0, htonl(IPPROTO_TCP)); 1441 #endif /* INET6 */ 1442 } 1443 hlen += th->th_off << 2; 1444 } 1445 1446 } 1447 1448 prod = sc->jme_tx_prod; 1449 txd = &sc->jme_txring[prod]; 1450 1451 error = bus_dmamap_load_mbuf(sc->jme_dmatag, sc->jme_txmbufm[prod], 1452 *m_head, BUS_DMA_NOWAIT | BUS_DMA_WRITE); 1453 if (error) { 1454 if (error == EFBIG) { 1455 log(LOG_ERR, "%s: Tx packet consumes too many " 1456 "DMA segments, dropping...\n", 1457 device_xname(sc->jme_dev)); 1458 m_freem(*m_head); 1459 m_head = NULL; 1460 } 1461 return (error); 1462 } 1463 /* 1464 * Check descriptor overrun. Leave one free descriptor. 1465 * Since we always use 64bit address mode for transmitting, 1466 * each Tx request requires one more dummy descriptor. 1467 */ 1468 nsegs = sc->jme_txmbufm[prod]->dm_nsegs; 1469 #ifdef JMEDEBUG_TX 1470 printf("jme_encap prod %d nsegs %d jme_tx_cnt %d\n", prod, nsegs, sc->jme_tx_cnt); 1471 #endif 1472 if (sc->jme_tx_cnt + nsegs + 1 > JME_NBUFS - 1) { 1473 bus_dmamap_unload(sc->jme_dmatag, sc->jme_txmbufm[prod]); 1474 return (ENOBUFS); 1475 } 1476 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmbufm[prod], 1477 0, sc->jme_txmbufm[prod]->dm_mapsize, BUS_DMASYNC_PREWRITE); 1478 1479 m = *m_head; 1480 cflags = 0; 1481 tso_segsz = 0; 1482 /* Configure checksum offload and TSO. */ 1483 if ((m->m_pkthdr.csum_flags & (M_CSUM_TSOv4|M_CSUM_TSOv6)) != 0) { 1484 tso_segsz = (uint32_t)m->m_pkthdr.segsz << JME_TD_MSS_SHIFT; 1485 cflags |= JME_TD_TSO; 1486 } else { 1487 if ((m->m_pkthdr.csum_flags & M_CSUM_IPv4) != 0) 1488 cflags |= JME_TD_IPCSUM; 1489 if ((m->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_TCPv6)) != 0) 1490 cflags |= JME_TD_TCPCSUM; 1491 if ((m->m_pkthdr.csum_flags & (M_CSUM_UDPv4|M_CSUM_UDPv6)) != 0) 1492 cflags |= JME_TD_UDPCSUM; 1493 } 1494 /* Configure VLAN. */ 1495 if ((mtag = VLAN_OUTPUT_TAG(&sc->jme_ec, m)) != NULL) { 1496 cflags |= (VLAN_TAG_VALUE(mtag) & JME_TD_VLAN_MASK); 1497 cflags |= JME_TD_VLAN_TAG; 1498 } 1499 1500 desc = &sc->jme_txring[prod]; 1501 desc->flags = htole32(cflags); 1502 desc->buflen = htole32(tso_segsz); 1503 desc->addr_hi = htole32(m->m_pkthdr.len); 1504 desc->addr_lo = 0; 1505 headdsc = prod; 1506 sc->jme_tx_cnt++; 1507 JME_DESC_INC(prod, JME_NBUFS); 1508 for (i = 0; i < nsegs; i++) { 1509 desc = &sc->jme_txring[prod]; 1510 desc->flags = htole32(JME_TD_OWN | JME_TD_64BIT); 1511 desc->buflen = 1512 htole32(sc->jme_txmbufm[headdsc]->dm_segs[i].ds_len); 1513 desc->addr_hi = htole32( 1514 JME_ADDR_HI(sc->jme_txmbufm[headdsc]->dm_segs[i].ds_addr)); 1515 desc->addr_lo = htole32( 1516 JME_ADDR_LO(sc->jme_txmbufm[headdsc]->dm_segs[i].ds_addr)); 1517 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmap, 1518 prod * sizeof(struct jme_desc), sizeof(struct jme_desc), 1519 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1520 sc->jme_txmbuf[prod] = NULL; 1521 sc->jme_tx_cnt++; 1522 JME_DESC_INC(prod, JME_NBUFS); 1523 } 1524 1525 /* Update producer index. */ 1526 sc->jme_tx_prod = prod; 1527 #ifdef JMEDEBUG_TX 1528 printf("jme_encap prod now %d\n", sc->jme_tx_prod); 1529 #endif 1530 /* 1531 * Finally request interrupt and give the first descriptor 1532 * owenership to hardware. 1533 */ 1534 desc = &sc->jme_txring[headdsc]; 1535 desc->flags |= htole32(JME_TD_OWN | JME_TD_INTR); 1536 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmap, 1537 headdsc * sizeof(struct jme_desc), sizeof(struct jme_desc), 1538 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1539 1540 sc->jme_txmbuf[headdsc] = m; 1541 return (0); 1542 } 1543 1544 static void 1545 jme_txeof(struct jme_softc *sc) 1546 { 1547 struct ifnet *ifp; 1548 struct jme_desc *desc; 1549 uint32_t status; 1550 int cons, cons0, nsegs, seg; 1551 1552 ifp = &sc->jme_if; 1553 1554 #ifdef JMEDEBUG_TX 1555 printf("jme_txeof cons %d prod %d\n", 1556 sc->jme_tx_cons, sc->jme_tx_prod); 1557 printf("jme_txeof JME_TXCSR 0x%x JME_TXDBA_LO 0x%x JME_TXDBA_HI 0x%x " 1558 "JME_TXQDC 0x%x JME_TXNDA 0x%x JME_TXMAC 0x%x JME_TXPFC 0x%x " 1559 "JME_TXTRHD 0x%x\n", 1560 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR), 1561 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_LO), 1562 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_HI), 1563 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXQDC), 1564 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXNDA), 1565 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXMAC), 1566 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXPFC), 1567 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD)); 1568 for (cons = sc->jme_tx_cons; cons != sc->jme_tx_prod; ) { 1569 desc = &sc->jme_txring[cons]; 1570 printf("ring[%d] 0x%x 0x%x 0x%x 0x%x\n", cons, 1571 desc->flags, desc->buflen, desc->addr_hi, desc->addr_lo); 1572 JME_DESC_INC(cons, JME_NBUFS); 1573 } 1574 #endif 1575 1576 cons = sc->jme_tx_cons; 1577 if (cons == sc->jme_tx_prod) 1578 return; 1579 1580 /* 1581 * Go through our Tx list and free mbufs for those 1582 * frames which have been transmitted. 1583 */ 1584 for (; cons != sc->jme_tx_prod;) { 1585 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmap, 1586 cons * sizeof(struct jme_desc), sizeof(struct jme_desc), 1587 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1588 1589 desc = &sc->jme_txring[cons]; 1590 status = le32toh(desc->flags); 1591 #ifdef JMEDEBUG_TX 1592 printf("jme_txeof %i status 0x%x nsegs %d\n", cons, status, 1593 sc->jme_txmbufm[cons]->dm_nsegs); 1594 #endif 1595 if (status & JME_TD_OWN) 1596 break; 1597 1598 if ((status & (JME_TD_TMOUT | JME_TD_RETRY_EXP)) != 0) 1599 ifp->if_oerrors++; 1600 else { 1601 ifp->if_opackets++; 1602 if ((status & JME_TD_COLLISION) != 0) 1603 ifp->if_collisions += 1604 le32toh(desc->buflen) & 1605 JME_TD_BUF_LEN_MASK; 1606 } 1607 /* 1608 * Only the first descriptor of multi-descriptor 1609 * transmission is updated so driver have to skip entire 1610 * chained buffers for the transmiited frame. In other 1611 * words, JME_TD_OWN bit is valid only at the first 1612 * descriptor of a multi-descriptor transmission. 1613 */ 1614 nsegs = sc->jme_txmbufm[cons]->dm_nsegs; 1615 cons0 = cons; 1616 JME_DESC_INC(cons, JME_NBUFS); 1617 for (seg = 1; seg < nsegs + 1; seg++) { 1618 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmap, 1619 cons * sizeof(struct jme_desc), 1620 sizeof(struct jme_desc), 1621 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1622 sc->jme_txring[cons].flags = 0; 1623 JME_DESC_INC(cons, JME_NBUFS); 1624 } 1625 /* Reclaim transferred mbufs. */ 1626 bus_dmamap_sync(sc->jme_dmatag, sc->jme_txmbufm[cons0], 1627 0, sc->jme_txmbufm[cons0]->dm_mapsize, 1628 BUS_DMASYNC_POSTWRITE); 1629 bus_dmamap_unload(sc->jme_dmatag, sc->jme_txmbufm[cons0]); 1630 1631 KASSERT(sc->jme_txmbuf[cons0] != NULL); 1632 m_freem(sc->jme_txmbuf[cons0]); 1633 sc->jme_txmbuf[cons0] = NULL; 1634 sc->jme_tx_cnt -= nsegs + 1; 1635 KASSERT(sc->jme_tx_cnt >= 0); 1636 sc->jme_if.if_flags &= ~IFF_OACTIVE; 1637 } 1638 sc->jme_tx_cons = cons; 1639 /* Unarm watchog timer when there is no pending descriptors in queue. */ 1640 if (sc->jme_tx_cnt == 0) 1641 ifp->if_timer = 0; 1642 #ifdef JMEDEBUG_TX 1643 printf("jme_txeof jme_tx_cnt %d\n", sc->jme_tx_cnt); 1644 #endif 1645 } 1646 1647 static void 1648 jme_ifstart(struct ifnet *ifp) 1649 { 1650 jme_softc_t *sc = ifp->if_softc; 1651 struct mbuf *mb_head; 1652 int enq; 1653 1654 /* 1655 * check if we can free some desc. 1656 * Clear TX interrupt status to reset TX coalescing counters. 1657 */ 1658 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 1659 JME_INTR_STATUS, INTR_TXQ_COMP); 1660 jme_txeof(sc); 1661 1662 if ((sc->jme_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING) 1663 return; 1664 for (enq = 0;; enq++) { 1665 nexttx: 1666 /* Grab a paquet for output */ 1667 IFQ_DEQUEUE(&ifp->if_snd, mb_head); 1668 if (mb_head == NULL) { 1669 #ifdef JMEDEBUG_TX 1670 printf("%s: nothing to send\n", __func__); 1671 #endif 1672 break; 1673 } 1674 /* try to add this mbuf to the TX ring */ 1675 if (jme_encap(sc, &mb_head)) { 1676 if (mb_head == NULL) { 1677 ifp->if_oerrors++; 1678 /* packet dropped, try next one */ 1679 goto nexttx; 1680 } 1681 /* resource shortage, try again later */ 1682 IF_PREPEND(&ifp->if_snd, mb_head); 1683 ifp->if_flags |= IFF_OACTIVE; 1684 break; 1685 } 1686 /* Pass packet to bpf if there is a listener */ 1687 bpf_mtap(ifp, mb_head); 1688 } 1689 #ifdef JMEDEBUG_TX 1690 printf("jme_ifstart enq %d\n", enq); 1691 #endif 1692 if (enq) { 1693 /* 1694 * Set a 5 second timer just in case we don't hear from 1695 * the card again. 1696 */ 1697 ifp->if_timer = 5; 1698 /* 1699 * Reading TXCSR takes very long time under heavy load 1700 * so cache TXCSR value and writes the ORed value with 1701 * the kick command to the TXCSR. This saves one register 1702 * access cycle. 1703 */ 1704 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR, 1705 sc->jme_txcsr | TXCSR_TX_ENB | TXCSR_TXQ_N_START(TXCSR_TXQ0)); 1706 #ifdef JMEDEBUG_TX 1707 printf("jme_ifstart JME_TXCSR 0x%x JME_TXDBA_LO 0x%x JME_TXDBA_HI 0x%x " 1708 "JME_TXQDC 0x%x JME_TXNDA 0x%x JME_TXMAC 0x%x JME_TXPFC 0x%x " 1709 "JME_TXTRHD 0x%x\n", 1710 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXCSR), 1711 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_LO), 1712 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXDBA_HI), 1713 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXQDC), 1714 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXNDA), 1715 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXMAC), 1716 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXPFC), 1717 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD)); 1718 #endif 1719 } 1720 } 1721 1722 static void 1723 jme_ifwatchdog(struct ifnet *ifp) 1724 { 1725 jme_softc_t *sc = ifp->if_softc; 1726 1727 if ((ifp->if_flags & IFF_RUNNING) == 0) 1728 return; 1729 printf("%s: device timeout\n", device_xname(sc->jme_dev)); 1730 ifp->if_oerrors++; 1731 jme_init(ifp, 0); 1732 } 1733 1734 static int 1735 jme_mediachange(struct ifnet *ifp) 1736 { 1737 int error; 1738 jme_softc_t *sc = ifp->if_softc; 1739 1740 if ((error = mii_mediachg(&sc->jme_mii)) == ENXIO) 1741 error = 0; 1742 else if (error != 0) { 1743 aprint_error_dev(sc->jme_dev, "could not set media\n"); 1744 return error; 1745 } 1746 return 0; 1747 } 1748 1749 static void 1750 jme_ticks(void *v) 1751 { 1752 jme_softc_t *sc = v; 1753 int s = splnet(); 1754 1755 /* Tick the MII. */ 1756 mii_tick(&sc->jme_mii); 1757 1758 /* every seconds */ 1759 callout_reset(&sc->jme_tick_ch, hz, jme_ticks, sc); 1760 splx(s); 1761 } 1762 1763 static void 1764 jme_mac_config(jme_softc_t *sc) 1765 { 1766 uint32_t ghc, gpreg, rxmac, txmac, txpause; 1767 struct mii_data *mii = &sc->jme_mii; 1768 1769 ghc = 0; 1770 rxmac = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC); 1771 rxmac &= ~RXMAC_FC_ENB; 1772 txmac = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXMAC); 1773 txmac &= ~(TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST); 1774 txpause = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXPFC); 1775 txpause &= ~TXPFC_PAUSE_ENB; 1776 1777 if (mii->mii_media_active & IFM_FDX) { 1778 ghc |= GHC_FULL_DUPLEX; 1779 rxmac &= ~RXMAC_COLL_DET_ENB; 1780 txmac &= ~(TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | 1781 TXMAC_BACKOFF | TXMAC_CARRIER_EXT | 1782 TXMAC_FRAME_BURST); 1783 /* Disable retry transmit timer/retry limit. */ 1784 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD, 1785 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD) 1786 & ~(TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB)); 1787 } else { 1788 rxmac |= RXMAC_COLL_DET_ENB; 1789 txmac |= TXMAC_COLL_ENB | TXMAC_CARRIER_SENSE | TXMAC_BACKOFF; 1790 /* Enable retry transmit timer/retry limit. */ 1791 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD, 1792 bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXTRHD) | TXTRHD_RT_PERIOD_ENB | TXTRHD_RT_LIMIT_ENB); 1793 } 1794 /* Reprogram Tx/Rx MACs with resolved speed/duplex. */ 1795 switch (IFM_SUBTYPE(mii->mii_media_active)) { 1796 case IFM_10_T: 1797 ghc |= GHC_SPEED_10 | GHC_CLKSRC_10_100; 1798 break; 1799 case IFM_100_TX: 1800 ghc |= GHC_SPEED_100 | GHC_CLKSRC_10_100; 1801 break; 1802 case IFM_1000_T: 1803 ghc |= GHC_SPEED_1000 | GHC_CLKSRC_1000; 1804 if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) == 0) 1805 txmac |= TXMAC_CARRIER_EXT | TXMAC_FRAME_BURST; 1806 break; 1807 default: 1808 break; 1809 } 1810 if ((sc->jme_flags & JME_FLAG_GIGA) && 1811 sc->jme_chip_rev == DEVICEREVID_JMC250_A2) { 1812 /* 1813 * Workaround occasional packet loss issue of JMC250 A2 1814 * when it runs on half-duplex media. 1815 */ 1816 #ifdef JMEDEBUG 1817 printf("JME250 A2 workaround\n"); 1818 #endif 1819 gpreg = bus_space_read_4(sc->jme_bt_misc, sc->jme_bh_misc, 1820 JME_GPREG1); 1821 if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) 1822 gpreg &= ~GPREG1_HDPX_FIX; 1823 else 1824 gpreg |= GPREG1_HDPX_FIX; 1825 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, 1826 JME_GPREG1, gpreg); 1827 /* Workaround CRC errors at 100Mbps on JMC250 A2. */ 1828 if (IFM_SUBTYPE(mii->mii_media_active) == IFM_100_TX) { 1829 /* Extend interface FIFO depth. */ 1830 jme_mii_write(sc->jme_dev, sc->jme_phyaddr, 1831 0x1B, 0x0000); 1832 } else { 1833 /* Select default interface FIFO depth. */ 1834 jme_mii_write(sc->jme_dev, sc->jme_phyaddr, 1835 0x1B, 0x0004); 1836 } 1837 } 1838 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_GHC, ghc); 1839 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC, rxmac); 1840 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXMAC, txmac); 1841 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_TXPFC, txpause); 1842 } 1843 1844 static void 1845 jme_set_filter(jme_softc_t *sc) 1846 { 1847 struct ifnet *ifp = &sc->jme_if; 1848 struct ether_multistep step; 1849 struct ether_multi *enm; 1850 uint32_t hash[2] = {0, 0}; 1851 int i; 1852 uint32_t rxcfg; 1853 1854 rxcfg = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC); 1855 rxcfg &= ~ (RXMAC_BROADCAST | RXMAC_PROMISC | RXMAC_MULTICAST | 1856 RXMAC_ALLMULTI); 1857 /* Always accept frames destined to our station address. */ 1858 rxcfg |= RXMAC_UNICAST; 1859 if ((ifp->if_flags & IFF_BROADCAST) != 0) 1860 rxcfg |= RXMAC_BROADCAST; 1861 if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) { 1862 if ((ifp->if_flags & IFF_PROMISC) != 0) 1863 rxcfg |= RXMAC_PROMISC; 1864 if ((ifp->if_flags & IFF_ALLMULTI) != 0) 1865 rxcfg |= RXMAC_ALLMULTI; 1866 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 1867 JME_MAR0, 0xFFFFFFFF); 1868 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 1869 JME_MAR1, 0xFFFFFFFF); 1870 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, 1871 JME_RXMAC, rxcfg); 1872 return; 1873 } 1874 /* 1875 * Set up the multicast address filter by passing all multicast 1876 * addresses through a CRC generator, and then using the low-order 1877 * 6 bits as an index into the 64 bit multicast hash table. The 1878 * high order bits select the register, while the rest of the bits 1879 * select the bit within the register. 1880 */ 1881 rxcfg |= RXMAC_MULTICAST; 1882 memset(hash, 0, sizeof(hash)); 1883 1884 ETHER_FIRST_MULTI(step, &sc->jme_ec, enm); 1885 while (enm != NULL) { 1886 #ifdef JEMDBUG 1887 printf("%s: addrs %s %s\n", __func__, 1888 ether_sprintf(enm->enm_addrlo), 1889 ether_sprintf(enm->enm_addrhi)); 1890 #endif 1891 if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) { 1892 i = ether_crc32_be(enm->enm_addrlo, 6); 1893 /* Just want the 6 least significant bits. */ 1894 i &= 0x3f; 1895 hash[i / 32] |= 1 << (i%32); 1896 } else { 1897 hash[0] = hash[1] = 0xffffffff; 1898 sc->jme_if.if_flags |= IFF_ALLMULTI; 1899 break; 1900 } 1901 ETHER_NEXT_MULTI(step, enm); 1902 } 1903 #ifdef JMEDEBUG 1904 printf("%s: hash1 %x has2 %x\n", __func__, hash[0], hash[1]); 1905 #endif 1906 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_MAR0, hash[0]); 1907 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_MAR1, hash[1]); 1908 bus_space_write_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_RXMAC, rxcfg); 1909 } 1910 1911 #if 0 1912 static int 1913 jme_multicast_hash(uint8_t *a) 1914 { 1915 int hash; 1916 1917 #define DA(addr,bit) (addr[5 - (bit / 8)] & (1 << (bit % 8))) 1918 #define xor8(a,b,c,d,e,f,g,h) \ 1919 (((a != 0) + (b != 0) + (c != 0) + (d != 0) + \ 1920 (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1) 1921 1922 hash = xor8(DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30), 1923 DA(a,36), DA(a,42)); 1924 hash |= xor8(DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31), 1925 DA(a,37), DA(a,43)) << 1; 1926 hash |= xor8(DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32), 1927 DA(a,38), DA(a,44)) << 2; 1928 hash |= xor8(DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33), 1929 DA(a,39), DA(a,45)) << 3; 1930 hash |= xor8(DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34), 1931 DA(a,40), DA(a,46)) << 4; 1932 hash |= xor8(DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35), 1933 DA(a,41), DA(a,47)) << 5; 1934 1935 return hash; 1936 } 1937 #endif 1938 1939 static int 1940 jme_eeprom_read_byte(struct jme_softc *sc, uint8_t addr, uint8_t *val) 1941 { 1942 uint32_t reg; 1943 int i; 1944 1945 *val = 0; 1946 for (i = JME_EEPROM_TIMEOUT / 10; i > 0; i--) { 1947 reg = bus_space_read_4(sc->jme_bt_phy, sc->jme_bh_phy, 1948 JME_SMBCSR); 1949 if ((reg & SMBCSR_HW_BUSY_MASK) == SMBCSR_HW_IDLE) 1950 break; 1951 delay(10); 1952 } 1953 1954 if (i == 0) { 1955 aprint_error_dev(sc->jme_dev, "EEPROM idle timeout!\n"); 1956 return (ETIMEDOUT); 1957 } 1958 1959 reg = ((uint32_t)addr << SMBINTF_ADDR_SHIFT) & SMBINTF_ADDR_MASK; 1960 bus_space_write_4(sc->jme_bt_phy, sc->jme_bh_phy, 1961 JME_SMBINTF, reg | SMBINTF_RD | SMBINTF_CMD_TRIGGER); 1962 for (i = JME_EEPROM_TIMEOUT / 10; i > 0; i--) { 1963 delay(10); 1964 reg = bus_space_read_4(sc->jme_bt_phy, sc->jme_bh_phy, 1965 JME_SMBINTF); 1966 if ((reg & SMBINTF_CMD_TRIGGER) == 0) 1967 break; 1968 } 1969 1970 if (i == 0) { 1971 aprint_error_dev(sc->jme_dev, "EEPROM read timeout!\n"); 1972 return (ETIMEDOUT); 1973 } 1974 1975 reg = bus_space_read_4(sc->jme_bt_phy, sc->jme_bh_phy, JME_SMBINTF); 1976 *val = (reg & SMBINTF_RD_DATA_MASK) >> SMBINTF_RD_DATA_SHIFT; 1977 return (0); 1978 } 1979 1980 1981 static int 1982 jme_eeprom_macaddr(struct jme_softc *sc) 1983 { 1984 uint8_t eaddr[ETHER_ADDR_LEN]; 1985 uint8_t fup, reg, val; 1986 uint32_t offset; 1987 int match; 1988 1989 offset = 0; 1990 if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 || 1991 fup != JME_EEPROM_SIG0) 1992 return (ENOENT); 1993 if (jme_eeprom_read_byte(sc, offset++, &fup) != 0 || 1994 fup != JME_EEPROM_SIG1) 1995 return (ENOENT); 1996 match = 0; 1997 do { 1998 if (jme_eeprom_read_byte(sc, offset, &fup) != 0) 1999 break; 2000 if (JME_EEPROM_MKDESC(JME_EEPROM_FUNC0, JME_EEPROM_PAGE_BAR1) 2001 == (fup & (JME_EEPROM_FUNC_MASK|JME_EEPROM_PAGE_MASK))) { 2002 if (jme_eeprom_read_byte(sc, offset + 1, ®) != 0) 2003 break; 2004 if (reg >= JME_PAR0 && 2005 reg < JME_PAR0 + ETHER_ADDR_LEN) { 2006 if (jme_eeprom_read_byte(sc, offset + 2, 2007 &val) != 0) 2008 break; 2009 eaddr[reg - JME_PAR0] = val; 2010 match++; 2011 } 2012 } 2013 if (fup & JME_EEPROM_DESC_END) 2014 break; 2015 2016 /* Try next eeprom descriptor. */ 2017 offset += JME_EEPROM_DESC_BYTES; 2018 } while (match != ETHER_ADDR_LEN && offset < JME_EEPROM_END); 2019 2020 if (match == ETHER_ADDR_LEN) { 2021 memcpy(sc->jme_enaddr, eaddr, ETHER_ADDR_LEN); 2022 return (0); 2023 } 2024 2025 return (ENOENT); 2026 } 2027 2028 static int 2029 jme_reg_macaddr(struct jme_softc *sc) 2030 { 2031 uint32_t par0, par1; 2032 2033 par0 = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PAR0); 2034 par1 = bus_space_read_4(sc->jme_bt_mac, sc->jme_bh_mac, JME_PAR1); 2035 par1 &= 0xffff; 2036 if ((par0 == 0 && par1 == 0) || 2037 (par0 == 0xffffffff && par1 == 0xffff)) { 2038 return (ENOENT); 2039 } else { 2040 sc->jme_enaddr[0] = (par0 >> 0) & 0xff; 2041 sc->jme_enaddr[1] = (par0 >> 8) & 0xff; 2042 sc->jme_enaddr[2] = (par0 >> 16) & 0xff; 2043 sc->jme_enaddr[3] = (par0 >> 24) & 0xff; 2044 sc->jme_enaddr[4] = (par1 >> 0) & 0xff; 2045 sc->jme_enaddr[5] = (par1 >> 8) & 0xff; 2046 } 2047 return (0); 2048 } 2049 2050 /* 2051 * Set up sysctl(3) MIB, hw.jme.* - Individual controllers will be 2052 * set up in jme_pci_attach() 2053 */ 2054 SYSCTL_SETUP(sysctl_jme, "sysctl jme subtree setup") 2055 { 2056 int rc; 2057 const struct sysctlnode *node; 2058 2059 if ((rc = sysctl_createv(clog, 0, NULL, NULL, 2060 0, CTLTYPE_NODE, "hw", NULL, 2061 NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) { 2062 goto err; 2063 } 2064 2065 if ((rc = sysctl_createv(clog, 0, NULL, &node, 2066 0, CTLTYPE_NODE, "jme", 2067 SYSCTL_DESCR("jme interface controls"), 2068 NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) { 2069 goto err; 2070 } 2071 2072 jme_root_num = node->sysctl_num; 2073 return; 2074 2075 err: 2076 aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc); 2077 } 2078 2079 static int 2080 jme_sysctl_intrxto(SYSCTLFN_ARGS) 2081 { 2082 int error, t; 2083 struct sysctlnode node; 2084 struct jme_softc *sc; 2085 uint32_t reg; 2086 2087 node = *rnode; 2088 sc = node.sysctl_data; 2089 t = sc->jme_intrxto; 2090 node.sysctl_data = &t; 2091 error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2092 if (error || newp == NULL) 2093 return error; 2094 2095 if (t < PCCRX_COAL_TO_MIN || t > PCCRX_COAL_TO_MAX) 2096 return EINVAL; 2097 2098 /* 2099 * update the softc with sysctl-changed value, and mark 2100 * for hardware update 2101 */ 2102 sc->jme_intrxto = t; 2103 /* Configure Rx queue 0 packet completion coalescing. */ 2104 reg = (sc->jme_intrxto << PCCRX_COAL_TO_SHIFT) & PCCRX_COAL_TO_MASK; 2105 reg |= (sc->jme_intrxct << PCCRX_COAL_PKT_SHIFT) & PCCRX_COAL_PKT_MASK; 2106 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCRX0, reg); 2107 return 0; 2108 } 2109 2110 static int 2111 jme_sysctl_intrxct(SYSCTLFN_ARGS) 2112 { 2113 int error, t; 2114 struct sysctlnode node; 2115 struct jme_softc *sc; 2116 uint32_t reg; 2117 2118 node = *rnode; 2119 sc = node.sysctl_data; 2120 t = sc->jme_intrxct; 2121 node.sysctl_data = &t; 2122 error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2123 if (error || newp == NULL) 2124 return error; 2125 2126 if (t < PCCRX_COAL_PKT_MIN || t > PCCRX_COAL_PKT_MAX) 2127 return EINVAL; 2128 2129 /* 2130 * update the softc with sysctl-changed value, and mark 2131 * for hardware update 2132 */ 2133 sc->jme_intrxct = t; 2134 /* Configure Rx queue 0 packet completion coalescing. */ 2135 reg = (sc->jme_intrxto << PCCRX_COAL_TO_SHIFT) & PCCRX_COAL_TO_MASK; 2136 reg |= (sc->jme_intrxct << PCCRX_COAL_PKT_SHIFT) & PCCRX_COAL_PKT_MASK; 2137 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCRX0, reg); 2138 return 0; 2139 } 2140 2141 static int 2142 jme_sysctl_inttxto(SYSCTLFN_ARGS) 2143 { 2144 int error, t; 2145 struct sysctlnode node; 2146 struct jme_softc *sc; 2147 uint32_t reg; 2148 2149 node = *rnode; 2150 sc = node.sysctl_data; 2151 t = sc->jme_inttxto; 2152 node.sysctl_data = &t; 2153 error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2154 if (error || newp == NULL) 2155 return error; 2156 2157 if (t < PCCTX_COAL_TO_MIN || t > PCCTX_COAL_TO_MAX) 2158 return EINVAL; 2159 2160 /* 2161 * update the softc with sysctl-changed value, and mark 2162 * for hardware update 2163 */ 2164 sc->jme_inttxto = t; 2165 /* Configure Tx queue 0 packet completion coalescing. */ 2166 reg = (sc->jme_inttxto << PCCTX_COAL_TO_SHIFT) & PCCTX_COAL_TO_MASK; 2167 reg |= (sc->jme_inttxct << PCCTX_COAL_PKT_SHIFT) & PCCTX_COAL_PKT_MASK; 2168 reg |= PCCTX_COAL_TXQ0; 2169 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCTX, reg); 2170 return 0; 2171 } 2172 2173 static int 2174 jme_sysctl_inttxct(SYSCTLFN_ARGS) 2175 { 2176 int error, t; 2177 struct sysctlnode node; 2178 struct jme_softc *sc; 2179 uint32_t reg; 2180 2181 node = *rnode; 2182 sc = node.sysctl_data; 2183 t = sc->jme_inttxct; 2184 node.sysctl_data = &t; 2185 error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2186 if (error || newp == NULL) 2187 return error; 2188 2189 if (t < PCCTX_COAL_PKT_MIN || t > PCCTX_COAL_PKT_MAX) 2190 return EINVAL; 2191 2192 /* 2193 * update the softc with sysctl-changed value, and mark 2194 * for hardware update 2195 */ 2196 sc->jme_inttxct = t; 2197 /* Configure Tx queue 0 packet completion coalescing. */ 2198 reg = (sc->jme_inttxto << PCCTX_COAL_TO_SHIFT) & PCCTX_COAL_TO_MASK; 2199 reg |= (sc->jme_inttxct << PCCTX_COAL_PKT_SHIFT) & PCCTX_COAL_PKT_MASK; 2200 reg |= PCCTX_COAL_TXQ0; 2201 bus_space_write_4(sc->jme_bt_misc, sc->jme_bh_misc, JME_PCCTX, reg); 2202 return 0; 2203 } 2204