1 /* $NetBSD: cac_pci.c,v 1.34 2014/03/29 19:28:24 christos Exp $ */ 2 3 /*- 4 * Copyright (c) 2000 The NetBSD Foundation, Inc. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to The NetBSD Foundation 8 * by Andrew Doran. 9 * 10 * Redistribution and use in source and binary forms, with or without 11 * modification, are permitted provided that the following conditions 12 * are met: 13 * 1. Redistributions of source code must retain the above copyright 14 * notice, this list of conditions and the following disclaimer. 15 * 2. Redistributions in binary form must reproduce the above copyright 16 * notice, this list of conditions and the following disclaimer in the 17 * documentation and/or other materials provided with the distribution. 18 * 19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 * POSSIBILITY OF SUCH DAMAGE. 30 */ 31 32 /* 33 * PCI front-end for cac(4) driver. 34 */ 35 36 #include <sys/cdefs.h> 37 __KERNEL_RCSID(0, "$NetBSD: cac_pci.c,v 1.34 2014/03/29 19:28:24 christos Exp $"); 38 39 #include <sys/param.h> 40 #include <sys/systm.h> 41 #include <sys/kernel.h> 42 #include <sys/device.h> 43 #include <sys/queue.h> 44 45 #include <machine/endian.h> 46 #include <sys/bus.h> 47 48 #include <dev/pci/pcidevs.h> 49 #include <dev/pci/pcivar.h> 50 51 #include <dev/ic/cacreg.h> 52 #include <dev/ic/cacvar.h> 53 54 static struct cac_ccb *cac_pci_l0_completed(struct cac_softc *); 55 static int cac_pci_l0_fifo_full(struct cac_softc *); 56 static void cac_pci_l0_intr_enable(struct cac_softc *, int); 57 static int cac_pci_l0_intr_pending(struct cac_softc *); 58 static void cac_pci_l0_submit(struct cac_softc *, struct cac_ccb *); 59 60 static const struct cac_linkage cac_pci_l0 = { 61 cac_pci_l0_completed, 62 cac_pci_l0_fifo_full, 63 cac_pci_l0_intr_enable, 64 cac_pci_l0_intr_pending, 65 cac_pci_l0_submit 66 }; 67 68 #define CT_STARTFW 0x01 /* Need to start controller firmware */ 69 70 static struct cac_pci_type { 71 int ct_subsysid; 72 int ct_flags; 73 const struct cac_linkage *ct_linkage; 74 const char *ct_typestr; 75 } const cac_pci_type[] = { 76 { 0x40300e11, 0, &cac_l0, "SMART-2/P" }, 77 { 0x40310e11, 0, &cac_l0, "SMART-2SL" }, 78 { 0x40320e11, 0, &cac_l0, "Smart Array 3200" }, 79 { 0x40330e11, 0, &cac_l0, "Smart Array 3100ES" }, 80 { 0x40340e11, 0, &cac_l0, "Smart Array 221" }, 81 { 0x40400e11, CT_STARTFW, &cac_pci_l0, "Integrated Array" }, 82 { 0x40480e11, CT_STARTFW, &cac_pci_l0, "RAID LC2" }, 83 { 0x40500e11, 0, &cac_pci_l0, "Smart Array 4200" }, 84 { 0x40510e11, 0, &cac_pci_l0, "Smart Array 4200ES" }, 85 { 0x40580e11, 0, &cac_pci_l0, "Smart Array 431" }, 86 }; 87 88 static struct cac_pci_product { 89 u_short cp_vendor; 90 u_short cp_product; 91 } const cac_pci_product[] = { 92 { PCI_VENDOR_COMPAQ, PCI_PRODUCT_COMPAQ_SMART2P }, 93 { PCI_VENDOR_DEC, PCI_PRODUCT_DEC_21554 }, 94 { PCI_VENDOR_SYMBIOS, PCI_PRODUCT_SYMBIOS_1510 }, 95 }; 96 97 static const struct cac_pci_type * 98 cac_pci_findtype(struct pci_attach_args *pa) 99 { 100 const struct cac_pci_type *ct; 101 const struct cac_pci_product *cp; 102 pcireg_t subsysid; 103 int i; 104 105 cp = cac_pci_product; 106 i = 0; 107 while (i < sizeof(cac_pci_product) / sizeof(cac_pci_product[0])) { 108 if (PCI_VENDOR(pa->pa_id) == cp->cp_vendor && 109 PCI_PRODUCT(pa->pa_id) == cp->cp_product) 110 break; 111 cp++; 112 i++; 113 } 114 if (i == sizeof(cac_pci_product) / sizeof(cac_pci_product[0])) 115 return (NULL); 116 117 subsysid = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG); 118 ct = cac_pci_type; 119 i = 0; 120 while (i < sizeof(cac_pci_type) / sizeof(cac_pci_type[0])) { 121 if (subsysid == ct->ct_subsysid) 122 break; 123 ct++; 124 i++; 125 } 126 if (i == sizeof(cac_pci_type) / sizeof(cac_pci_type[0])) 127 return (NULL); 128 129 return (ct); 130 } 131 132 static int 133 cac_pci_match(device_t parent, cfdata_t match, void *aux) 134 { 135 136 return (cac_pci_findtype(aux) != NULL); 137 } 138 139 static void 140 cac_pci_attach(device_t parent, device_t self, void *aux) 141 { 142 struct pci_attach_args *pa; 143 const struct cac_pci_type *ct; 144 struct cac_softc *sc; 145 pci_chipset_tag_t pc; 146 pci_intr_handle_t ih; 147 const char *intrstr; 148 pcireg_t reg; 149 int memr, ior, i; 150 char intrbuf[PCI_INTRSTR_LEN]; 151 152 aprint_naive(": RAID controller\n"); 153 154 sc = device_private(self); 155 sc->sc_dev = self; 156 pa = (struct pci_attach_args *)aux; 157 pc = pa->pa_pc; 158 ct = cac_pci_findtype(pa); 159 160 /* 161 * Map the PCI register window. 162 */ 163 memr = -1; 164 ior = -1; 165 166 for (i = 0x10; i <= 0x14; i += 4) { 167 reg = pci_conf_read(pa->pa_pc, pa->pa_tag, i); 168 169 if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) { 170 if (ior == -1 && PCI_MAPREG_IO_SIZE(reg) != 0) 171 ior = i; 172 } else { 173 if (memr == -1 && PCI_MAPREG_MEM_SIZE(reg) != 0) 174 memr = i; 175 } 176 } 177 178 if (memr != -1) { 179 if (pci_mapreg_map(pa, memr, PCI_MAPREG_TYPE_MEM, 0, 180 &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) 181 memr = -1; 182 else 183 ior = -1; 184 } 185 if (ior != -1) 186 if (pci_mapreg_map(pa, ior, PCI_MAPREG_TYPE_IO, 0, 187 &sc->sc_iot, &sc->sc_ioh, NULL, NULL)) 188 ior = -1; 189 if (memr == -1 && ior == -1) { 190 aprint_error_dev(self, "can't map i/o or memory space\n"); 191 return; 192 } 193 194 sc->sc_dmat = pa->pa_dmat; 195 196 /* Enable the device. */ 197 reg = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG); 198 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 199 reg | PCI_COMMAND_MASTER_ENABLE); 200 201 /* Map and establish the interrupt. */ 202 if (pci_intr_map(pa, &ih)) { 203 aprint_error("can't map interrupt\n"); 204 return; 205 } 206 intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf)); 207 sc->sc_ih = pci_intr_establish(pc, ih, IPL_BIO, cac_intr, sc); 208 if (sc->sc_ih == NULL) { 209 aprint_error("can't establish interrupt"); 210 if (intrstr != NULL) 211 aprint_error(" at %s", intrstr); 212 aprint_error("\n"); 213 return; 214 } 215 216 aprint_normal(": Compaq %s\n", ct->ct_typestr); 217 218 /* Now attach to the bus-independent code. */ 219 memcpy(&sc->sc_cl, ct->ct_linkage, sizeof(sc->sc_cl)); 220 cac_init(sc, intrstr, (ct->ct_flags & CT_STARTFW) != 0); 221 } 222 223 CFATTACH_DECL_NEW(cac_pci, sizeof(struct cac_softc), 224 cac_pci_match, cac_pci_attach, NULL, NULL); 225 226 static void 227 cac_pci_l0_submit(struct cac_softc *sc, struct cac_ccb *ccb) 228 { 229 230 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 231 (char *)ccb - (char *)sc->sc_ccbs, 232 sizeof(struct cac_ccb), BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 233 cac_outl(sc, CAC_42REG_CMD_FIFO, ccb->ccb_paddr); 234 } 235 236 static struct cac_ccb * 237 cac_pci_l0_completed(struct cac_softc *sc) 238 { 239 struct cac_ccb *ccb; 240 u_int32_t off; 241 242 if ((off = cac_inl(sc, CAC_42REG_DONE_FIFO)) == 0xffffffffU) 243 return (NULL); 244 245 cac_outl(sc, CAC_42REG_DONE_FIFO, 0); 246 247 if ((off & 3) != 0) 248 printf("%s: failed command list returned: %lx\n", 249 device_xname(sc->sc_dev), (long)off); 250 251 off = (off & ~3) - sc->sc_ccbs_paddr; 252 ccb = (struct cac_ccb *)((char *)sc->sc_ccbs + off); 253 254 bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, off, sizeof(struct cac_ccb), 255 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 256 257 if ((off & 3) != 0 && ccb->ccb_req.error == 0) 258 ccb->ccb_req.error = CAC_RET_CMD_REJECTED; 259 260 return (ccb); 261 } 262 263 static int 264 cac_pci_l0_intr_pending(struct cac_softc *sc) 265 { 266 267 return ((cac_inl(sc, CAC_42REG_STATUS) & CAC_42_EXTINT) != 0); 268 } 269 270 static void 271 cac_pci_l0_intr_enable(struct cac_softc *sc, int state) 272 { 273 274 cac_outl(sc, CAC_42REG_INTR_MASK, (state ? 0 : 8)); /* XXX */ 275 } 276 277 static int 278 cac_pci_l0_fifo_full(struct cac_softc *sc) 279 { 280 281 return (cac_inl(sc, CAC_42REG_CMD_FIFO) != 0); 282 } 283