1*ce099b40Smartin /* $NetBSD: memcreg.h,v 1.4 2008/04/28 20:23:54 martin Exp $ */ 208bde987Sscw 308bde987Sscw /*- 408bde987Sscw * Copyright (c) 2000, 2002 The NetBSD Foundation, Inc. 508bde987Sscw * All rights reserved. 608bde987Sscw * 708bde987Sscw * This code is derived from software contributed to The NetBSD Foundation 808bde987Sscw * by Steve C. Woodford. 908bde987Sscw * 1008bde987Sscw * Redistribution and use in source and binary forms, with or without 1108bde987Sscw * modification, are permitted provided that the following conditions 1208bde987Sscw * are met: 1308bde987Sscw * 1. Redistributions of source code must retain the above copyright 1408bde987Sscw * notice, this list of conditions and the following disclaimer. 1508bde987Sscw * 2. Redistributions in binary form must reproduce the above copyright 1608bde987Sscw * notice, this list of conditions and the following disclaimer in the 1708bde987Sscw * documentation and/or other materials provided with the distribution. 1808bde987Sscw * 1908bde987Sscw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 2008bde987Sscw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 2108bde987Sscw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 2208bde987Sscw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 2308bde987Sscw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2408bde987Sscw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2508bde987Sscw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2608bde987Sscw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2708bde987Sscw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2808bde987Sscw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 2908bde987Sscw * POSSIBILITY OF SUCH DAMAGE. 3008bde987Sscw */ 3108bde987Sscw 3208bde987Sscw /* 3308bde987Sscw * Register definitions for the MEMECC and MEMC040 devices. 3408bde987Sscw */ 3508bde987Sscw #ifndef _MVME_MEMCREG_H 3608bde987Sscw #define _MVME_MEMCREG_H 3708bde987Sscw 3808bde987Sscw /* 3908bde987Sscw * Size, in bytes, of the memory controller's register set 4008bde987Sscw * (Actually, the MEMC040's register set is only 0x20 bytes in size, but 4108bde987Sscw * we go with the larger of the two). 4208bde987Sscw */ 4308bde987Sscw #define MEMC_REGSIZE 0x80 4408bde987Sscw 4508bde987Sscw /* Both memory controllers share some registers in common */ 4608bde987Sscw #define MEMC_REG_CHIP_ID 0x00 4708bde987Sscw #define MEMC_CHIP_ID_MEMC040 0x80 /* It's a MEMC040 */ 4808bde987Sscw #define MEMC_CHIP_ID_MEMECC 0x81 /* It's a MEMECC */ 4908bde987Sscw 5008bde987Sscw /* Revision of the ASIC */ 5108bde987Sscw #define MEMC_REG_CHIP_REVISION 0x04 5208bde987Sscw 5308bde987Sscw /* Configuration of the memory block controlled by this ASIC */ 5408bde987Sscw #define MEMC_REG_MEMORY_CONFIG 0x08 5508bde987Sscw #define MEMC_MEMORY_CONFIG_2_BYTES(x) (0x400000 << ((x) & 0x07)) 5608bde987Sscw #define MEMC_MEMORY_CONFIG_2_MB(x) (4 << ((x) & 0x07)) 5708bde987Sscw #define MEMC040_MEMORY_CONFIG_EXTPEN (1u << 3) /* External parity enabled */ 5808bde987Sscw #define MEMC040_MEMORY_CONFIG_WPB (1u << 4) /* Write Per Bit mode */ 5908bde987Sscw #define MEMC_MEMORY_CONFIG_FSTRD (1u << 5) /* Fast RAM Read enabled */ 6008bde987Sscw 61d20841bbSwiz /* Where, in the CPU's address space, does this memory appear? */ 6208bde987Sscw #define MEMC_REG_BASE_ADDRESS_HI 0x14 6308bde987Sscw #define MEMC_REG_BASE_ADDRESS_LO 0x18 6408bde987Sscw #define MEMC_BASE_ADDRESS(hi,lo) (((hi) << 24) | (((lo) & 0xc0) << 22)) 6508bde987Sscw 6608bde987Sscw /* Tells the memory controller what the board's Bus Clock frequency is */ 6708bde987Sscw #define MEMC_REG_BUS_CLOCK 0x1c 6808bde987Sscw 6908bde987Sscw 7008bde987Sscw /* Register offsets and definitions for the Parity Memory Controller */ 7108bde987Sscw #define MEMC040_REG_ALT_STATUS 0x0c /* Not used */ 7208bde987Sscw #define MEMC040_REG_ALT_CONTROL 0x10 /* Not used */ 7308bde987Sscw 7408bde987Sscw /* Memory Control Register */ 7508bde987Sscw #define MEMC040_REG_RAM_CONTROL 0x18 7608bde987Sscw #define MEMC040_RAM_CONTROL_RAMEN (1u << 0) 7708bde987Sscw #define MEMC040_RAM_CONTROL_PAREN (1u << 1) 7808bde987Sscw #define MEMC040_RAM_CONTROL_PARINT (1u << 2) 7908bde987Sscw #define MEMC040_RAM_CONTROL_WWP (1u << 3) 8008bde987Sscw #define MEMC040_RAM_CONTROL_SWAIT (1u << 4) 8108bde987Sscw #define MEMC040_RAM_CONTROL_DMCTL (1u << 5) 8208bde987Sscw 8308bde987Sscw 8408bde987Sscw /* Register offsets and definitions for the ECC Memory Controller */ 8508bde987Sscw #define MEMECC_REG_DRAM_CONTROL 0x18 8608bde987Sscw #define MEMECC_DRAM_CONTROL_RAMEN (1u << 0) 8708bde987Sscw #define MEMECC_DRAM_CONTROL_NCEBEN (1u << 1) 8808bde987Sscw #define MEMECC_DRAM_CONTROL_NCEIEN (1u << 2) 8908bde987Sscw #define MEMECC_DRAM_CONTROL_RWB3 (1u << 3) 9008bde987Sscw #define MEMECC_DRAM_CONTROL_SWAIT (1u << 4) 9108bde987Sscw #define MEMECC_DRAM_CONTROL_RWB5 (1u << 5) 9208bde987Sscw #define MEMECC_DRAM_CONTROL_BAD22 (1u << 6) 9308bde987Sscw #define MEMECC_DRAM_CONTROL_BAD23 (1u << 7) 9408bde987Sscw 9508bde987Sscw #define MEMECC_REG_DATA_CONTROL 0x20 9608bde987Sscw #define MEMECC_DATA_CONTROL_RWCKB (1u << 3) 9708bde987Sscw #define MEMECC_DATA_CONTROL_ZFILL (1u << 4) 9808bde987Sscw #define MEMECC_DATA_CONTROL_DERC (1u << 5) 9908bde987Sscw 10008bde987Sscw #define MEMECC_REG_SCRUB_CONTROL 0x24 10108bde987Sscw #define MEMECC_SCRUB_CONTROL_IDIS (1u << 0) 10208bde987Sscw #define MEMECC_SCRUB_CONTROL_SBEIEN (1u << 1) 10308bde987Sscw #define MEMECC_SCRUB_CONTROL_SCRBEN (1u << 3) 10408bde987Sscw #define MEMECC_SCRUB_CONTROL_SCRB (1u << 4) 10508bde987Sscw #define MEMECC_SCRUB_CONTROL_HITDIS (1u << 5) 10608bde987Sscw #define MEMECC_SCRUB_CONTROL_RADATA (1u << 6) 10708bde987Sscw #define MEMECC_SCRUB_CONTROL_RACODE (1u << 7) 10808bde987Sscw 10908bde987Sscw #define MEMECC_REG_SCRUB_PERIOD_HI 0x28 11008bde987Sscw #define MEMECC_SCRUB_PERIOD_HI(secs) (((secs) / 2) >> 8) 11108bde987Sscw #define MEMECC_REG_SCRUB_PERIOD_LO 0x2c 11208bde987Sscw #define MEMECC_SCRUB_PERIOD_LO(secs) (((secs) / 2) & 0xffu) 11308bde987Sscw 11408bde987Sscw #define MEMECC_REG_CHIP_PRESCALE 0x30 11508bde987Sscw 11608bde987Sscw #define MEMECC_REG_SCRUB_TIME_ONOFF 0x34 11708bde987Sscw #define MEMECC_SCRUB_TIME_ONOFF_MASK 0x07u 11808bde987Sscw #define MEMECC_SCRUB_TIME_OFF_0 0u 11908bde987Sscw #define MEMECC_SCRUB_TIME_OFF_16 1u 12008bde987Sscw #define MEMECC_SCRUB_TIME_OFF_32 2u 12108bde987Sscw #define MEMECC_SCRUB_TIME_OFF_64 3u 12208bde987Sscw #define MEMECC_SCRUB_TIME_OFF_128 4u 12308bde987Sscw #define MEMECC_SCRUB_TIME_OFF_256 5u 12408bde987Sscw #define MEMECC_SCRUB_TIME_OFF_512 6u 12508bde987Sscw #define MEMECC_SCRUB_TIME_OFF_NEVER 7u 12608bde987Sscw #define MEMECC_SCRUB_TIME_ON_1 (0u << 3) 12708bde987Sscw #define MEMECC_SCRUB_TIME_ON_16 (1u << 3) 12808bde987Sscw #define MEMECC_SCRUB_TIME_ON_32 (2u << 3) 12908bde987Sscw #define MEMECC_SCRUB_TIME_ON_64 (3u << 3) 13008bde987Sscw #define MEMECC_SCRUB_TIME_ON_128 (4u << 3) 13108bde987Sscw #define MEMECC_SCRUB_TIME_ON_256 (5u << 3) 13208bde987Sscw #define MEMECC_SCRUB_TIME_ON_512 (6u << 3) 13308bde987Sscw #define MEMECC_SCRUB_TIME_ON_ALWAYS (7u << 3) 13408bde987Sscw #define MEMECC_SCRUB_TIME_SRDIS (1u << 7) 13508bde987Sscw 13608bde987Sscw #define MEMECC_REG_SCRUB_PRESCALE_HI 0x38 13708bde987Sscw #define MEMECC_REG_SCRUB_PRESCALE_MID 0x3c 13808bde987Sscw #define MEMECC_REG_SCRUB_PRESCALE_LO 0x40 13908bde987Sscw 14008bde987Sscw #define MEMECC_REG_SCRUB_TIMER_HI 0x44 14108bde987Sscw #define MEMECC_REG_SCRUB_TIMER_LO 0x48 14208bde987Sscw 14308bde987Sscw #define MEMECC_REG_SCRUB_ADDR_CNTR_HIHI 0x4c 14408bde987Sscw #define MEMECC_REG_SCRUB_ADDR_CNTR_HI 0x50 14508bde987Sscw #define MEMECC_REG_SCRUB_ADDR_CNTR_MID 0x54 14608bde987Sscw #define MEMECC_REG_SCRUB_ADDR_CNTR_LO 0x58 14708bde987Sscw 14808bde987Sscw #define MEMECC_REG_ERROR_LOGGER 0x5c 14908bde987Sscw #define MEMECC_ERROR_LOGGER_MASK 0x7fu 15008bde987Sscw #define MEMECC_ERROR_LOGGER_SBE (1u << 0) 15108bde987Sscw #define MEMECC_ERROR_LOGGER_MBE (1u << 1) 15208bde987Sscw #define MEMECC_ERROR_LOGGER_EALT (1u << 3) 15308bde987Sscw #define MEMECC_ERROR_LOGGER_ERA (1u << 4) 15408bde987Sscw #define MEMECC_ERROR_LOGGER_ESCRB (1u << 5) 15508bde987Sscw #define MEMECC_ERROR_LOGGER_ERD (1u << 6) 15608bde987Sscw #define MEMECC_ERROR_LOGGER_ERRLOG (1u << 7) 15708bde987Sscw 15808bde987Sscw #define MEMECC_REG_ERROR_ADDRESS_HIHI 0x60 15908bde987Sscw #define MEMECC_REG_ERROR_ADDRESS_HI 0x64 16008bde987Sscw #define MEMECC_REG_ERROR_ADDRESS_MID 0x68 16108bde987Sscw #define MEMECC_REG_ERROR_ADDRESS_LO 0x6c 16208bde987Sscw 16308bde987Sscw #define MEMECC_REG_ERROR_SYNDROME 0x70 16408bde987Sscw 16508bde987Sscw #define MEMECC_REG_DEFAULTS1 0x74 16608bde987Sscw #define MEMECC_REG_DEFAULTS2 0x78 16708bde987Sscw 16808bde987Sscw #define MEMECC_REG_SDRAM_CONFIG 0x7c 16908bde987Sscw 17008bde987Sscw #endif /* _MVME_MEMCREG_H */ 171