1*7f15b0acSjklos /* $NetBSD: mvsdioreg.h,v 1.2 2016/03/12 00:41:31 jklos Exp $ */ 2c9cd5538Skiyohara /* 3c9cd5538Skiyohara * Copyright (c) 2010 KIYOHARA Takashi 4c9cd5538Skiyohara * All rights reserved. 5c9cd5538Skiyohara * 6c9cd5538Skiyohara * Redistribution and use in source and binary forms, with or without 7c9cd5538Skiyohara * modification, are permitted provided that the following conditions 8c9cd5538Skiyohara * are met: 9c9cd5538Skiyohara * 1. Redistributions of source code must retain the above copyright 10c9cd5538Skiyohara * notice, this list of conditions and the following disclaimer. 11c9cd5538Skiyohara * 2. Redistributions in binary form must reproduce the above copyright 12c9cd5538Skiyohara * notice, this list of conditions and the following disclaimer in the 13c9cd5538Skiyohara * documentation and/or other materials provided with the distribution. 14c9cd5538Skiyohara * 15c9cd5538Skiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16c9cd5538Skiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 17c9cd5538Skiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 18c9cd5538Skiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 19c9cd5538Skiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 20c9cd5538Skiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 21c9cd5538Skiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22c9cd5538Skiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 23c9cd5538Skiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 24c9cd5538Skiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25c9cd5538Skiyohara * POSSIBILITY OF SUCH DAMAGE. 26c9cd5538Skiyohara */ 27c9cd5538Skiyohara #ifndef _MVSDIOREG_H_ 28c9cd5538Skiyohara #define _MVSDIOREG_H_ 29c9cd5538Skiyohara 30c9cd5538Skiyohara #define MVSDIO_SIZE 0x10000 31c9cd5538Skiyohara 32*7f15b0acSjklos #ifndef MVSDIO_MAX_CLOCK 33c9cd5538Skiyohara #define MVSDIO_MAX_CLOCK (50 * 1000) /* 50,000 kHz */ 34*7f15b0acSjklos #endif /* MVSDIO_MAX_CLOCK */ 35c9cd5538Skiyohara 36c9cd5538Skiyohara #define MVSDIO_DMABA16LSB 0x0000 /* DMA Buffer Address 16 LSB */ 37c9cd5538Skiyohara #define MVSDIO_DMABA16MSB 0x0004 /* DMA Buffer Address 16 MSB */ 38c9cd5538Skiyohara #define MVSDIO_DBS 0x0008 /* Data Block Size */ 39c9cd5538Skiyohara #define DBS_BLOCKSIZE_MASK 0xfff 40c9cd5538Skiyohara #define DBS_BLOCKSIZE(s) ((s) & DBS_BLOCKSIZE_MASK) 41c9cd5538Skiyohara #define DBS_BLOCKSIZE_MAX 0x800 42c9cd5538Skiyohara #define MVSDIO_DBC 0x000c /* Data Block Count */ 43c9cd5538Skiyohara #define DBC_BLOCKCOUNT_MASK 0xfff 44c9cd5538Skiyohara #define DBC_BLOCKCOUNT(c) ((c) & DBC_BLOCKCOUNT_MASK) 45c9cd5538Skiyohara #define MVSDIO_AC16LSB 0x0010 /* Argument in Command 16 LSB */ 46c9cd5538Skiyohara #define MVSDIO_AC16MSB 0x0014 /* Argument in Command 16 MSB */ 47c9cd5538Skiyohara #define MVSDIO_TM 0x0018 /* Transfer Mode */ 48c9cd5538Skiyohara #define TM_SWWRDATASTART (1 << 0) /* InitWrDataXfer */ 49c9cd5538Skiyohara #define TM_HWWRDATAEN (1 << 1) /* SWInitWrDataXfer */ 50c9cd5538Skiyohara #define TM_AUTOCMD12EN (1 << 2) /* SWIssuesCMD12 */ 51c9cd5538Skiyohara #define TM_INTCHKEN (1 << 3) /* CheckInterrupts */ 52c9cd5538Skiyohara #define TM_DATAXFERTOWARDHOST (1 << 4) /* XferDataToSDHost */ 53c9cd5538Skiyohara #define TM_STOPCLKEN (1 << 5) /* StopSDClocks */ 54c9cd5538Skiyohara #define TM_HOSTXFERMODE (1 << 6) /* SW Write */ 55c9cd5538Skiyohara #define MVSDIO_C 0x001c /* Command */ 56c9cd5538Skiyohara #define C_RESPTYPE_NR (0 << 0) /* NoResponse */ 57c9cd5538Skiyohara #define C_RESPTYPE_136BR (1 << 0) /* 136BitResponse */ 58c9cd5538Skiyohara #define C_RESPTYPE_48BR (2 << 0) /* 48BitResponse */ 59c9cd5538Skiyohara #define C_RESPTYPE_48BRCB (3 << 0) /*48BitResponseChkBusy*/ 60c9cd5538Skiyohara #define C_DATACRC16CHKEN (1 << 2) /* EnableCrc16Chk */ 61c9cd5538Skiyohara #define C_CMDCRCCHKEN (1 << 3) /* HCCrcChk */ 62c9cd5538Skiyohara #define C_CMDINDEXCHKEN (1 << 4) /* HCChkIndex */ 63c9cd5538Skiyohara #define C_DATAPRESENT (1 << 5) /* DataAwaitsTransfer */ 64c9cd5538Skiyohara #define C_UNEXPECTEDRESPEN (1 << 7) /* UnexpectedRespEn */ 65c9cd5538Skiyohara #define C_CMDINDEX(c) ((c) << 8) 66c9cd5538Skiyohara #define MVSDIO_NRH 8 67c9cd5538Skiyohara #define MVSDIO_RH(n) (0x0020 + ((n) << 2)) /* Response Halfword n */ 68c9cd5538Skiyohara #define RH_MASK 0xffff 69c9cd5538Skiyohara #define MVSDIO_16DWACPU 0x0040 /* 16-bit Data Word Accessed by CPU */ 70c9cd5538Skiyohara #define MVSDIO_CRC7lR 0x0044 /* CRC7 of l Response */ 71c9cd5538Skiyohara #define CRC7lR_CRC7RESPTOKEN_MASK 0x7f 72c9cd5538Skiyohara #define MVSDIO_HPS16LSB 0x0048 /* Host Present State 16 LSB */ 73c9cd5538Skiyohara #define HPS16LSB_CMDINHIBITCMD (1 << 0) /* CmdRegWrite */ 74c9cd5538Skiyohara #define HPS16LSB_CARDBUSY (1 << 1) /* Card Busy */ 75c9cd5538Skiyohara #define HPS16LSB_DATLEVEL(x) (((x) >> 3) & 0xf) /* DAT[3:0] Line Signal Level */ 76c9cd5538Skiyohara #define HPS16LSB_CMDLEVEL (1 << 7) /* CMD line Signal Level */ 77c9cd5538Skiyohara #define HPS16LSB_TXACTIVE (1 << 8) /* TxEnabled */ 78c9cd5538Skiyohara #define HPS16LSB_RXACTIVE (1 << 9) /* RxDisabled */ 79c9cd5538Skiyohara #define HPS16LSB_FIFOFULL (1 << 12) /* FIFO Full */ 80c9cd5538Skiyohara #define HPS16LSB_FIFOEMPTY (1 << 13) /* FIFO Empty */ 81c9cd5538Skiyohara #define HPS16LSB_AUTOCMD12ACTIVE (1 << 14) /*auto_cmd12 is active*/ 82c9cd5538Skiyohara #define MVSDIO_HC 0x0050 /* Host Control */ 83c9cd5538Skiyohara #define HC_PUSHPULLEN (1 << 0) /* PushPullEn */ 84c9cd5538Skiyohara #define HC_CARDTYPE_MASK (3 << 1) /* Card type */ 85c9cd5538Skiyohara #define HC_CARDTYPE_MEMORYONLY (0 << 1) /* Mem only SD card */ 86c9cd5538Skiyohara #define HC_CARDTYPE_IOONLY (1 << 1) /* IO only SD card */ 87c9cd5538Skiyohara #define HC_CARDTYPE_IOMEMCOMBO (2 << 1) /* IO and mem combo */ 88c9cd5538Skiyohara #define HC_CARDTYPE_MMC (3 << 1) /* MMC card */ 89c9cd5538Skiyohara #define HC_BIGENDIAN (1 << 3) /* BigEndian */ 90c9cd5538Skiyohara #define HC_LSBFIRST (1 << 4) /* LSB */ 91c9cd5538Skiyohara #define HC_DATAWIDTH (1 << 9) /* Data Width */ 92c9cd5538Skiyohara #define HC_HISPEEDEN (1 << 10) /* HighSpeedEnable */ 93c9cd5538Skiyohara #define HC_TIMEOUTVALUE_MAX (0xf << 11) 94c9cd5538Skiyohara #define HC_TIMEOUTEN (1 << 15) /* Timeout */ 95c9cd5538Skiyohara #define MVSDIO_DBGC 0x0054 /* Data Block Gap Control */ 96c9cd5538Skiyohara #define DBGC_STOPATBLOCKGAPREQ (1 << 0) /* Stop at block gap request */ 97c9cd5538Skiyohara #define DBGC_CONTREQ (1 << 1) /* Continue request */ 98c9cd5538Skiyohara #define DBGC_RDWAITCTL (1 << 2) /* EnableRdWait */ 99c9cd5538Skiyohara #define DBGC_STOPDATXFER (1 << 3) /* StopDataXferEn */ 100c9cd5538Skiyohara #define DBGC_RESUME (1 << 4) 101c9cd5538Skiyohara #define DBGC_SUSPEND (1 << 5) 102c9cd5538Skiyohara #define MVSDIO_CC 0x0058 /* Clock Control */ 103c9cd5538Skiyohara #define CC_SCLKMASTEREN (1 << 0) /* SdclkEn */ 104c9cd5538Skiyohara #define MVSDIO_SR 0x005c /* Software Reset */ 105c9cd5538Skiyohara #define SR_SWRESET (1 << 8) 106c9cd5538Skiyohara 107c9cd5538Skiyohara #define MVSDIO_NIS 0x0060 /* Normal Interrupt Status */ 108c9cd5538Skiyohara #define MVSDIO_NISE 0x0068 /* Normal Interrupt Status Enable */ 109c9cd5538Skiyohara #define MVSDIO_NISIE 0x0070 /* Normal Intr Status Intr Enable */ 110c9cd5538Skiyohara #define NIS_CMDCOMPLETE (1 << 0) /* Command Complete */ 111c9cd5538Skiyohara #define NIS_XFERCOMPLETE (1 << 1) /* Transfer Complete */ 112c9cd5538Skiyohara #define NIS_BLOCKGAPEV (1 << 2) /* Block gap event */ 113c9cd5538Skiyohara #define NIS_DMAINT (1 << 3) /* DMA interrupt */ 114c9cd5538Skiyohara #define NIS_TXRDY (1 << 4) 115c9cd5538Skiyohara #define NIS_RXRDY (1 << 5) 116c9cd5538Skiyohara #define NIS_CARDINT (1 << 8) /* Card interrupt */ 117c9cd5538Skiyohara #define NIS_READWAITON (1 << 9) /* Read Wait state is on */ 118c9cd5538Skiyohara #define NIS_IMBFIFO8WFULL (1 << 10) 119c9cd5538Skiyohara #define NIS_IMBFIFO8WAVAIL (1 << 11) 120c9cd5538Skiyohara #define NIS_SUSPENSEON (1 << 12) 121c9cd5538Skiyohara #define NIS_AUTOCMD12COMPLETE (1 << 13) /* Auto_cmd12 is comp */ 122c9cd5538Skiyohara #define NIS_UNEXPECTEDRESPDET (1 << 14) 123c9cd5538Skiyohara #define NIS_ERRINT (1 << 15) /* Error interrupt */ 124c9cd5538Skiyohara #define MVSDIO_EIS 0x0064 /* Error Interrupt Status */ 125c9cd5538Skiyohara #define MVSDIO_EISE 0x006c /* Error Interrupt Status Enable */ 126c9cd5538Skiyohara #define MVSDIO_EISIE 0x0074 /* Error Intr Status Interrupt Enable */ 127c9cd5538Skiyohara #define EIS_CMDTIMEOUTERR (1 << 0) /*Command timeout err*/ 128c9cd5538Skiyohara #define EIS_CMDCRCERR (1 << 1) /* Command CRC Error */ 129c9cd5538Skiyohara #define EIS_CMDENDBITERR (1 << 2) /*Command end bit err*/ 130c9cd5538Skiyohara #define EIS_CMDINDEXERR (1 << 3) /*Command Index Error*/ 131c9cd5538Skiyohara #define EIS_DATATIMEOUTERR (1 << 4) /* Data timeout error */ 132c9cd5538Skiyohara #define EIS_RDDATACRCERR (1 << 5) /* Read data CRC err */ 133c9cd5538Skiyohara #define EIS_RDDATAENDBITERR (1 << 6) /*Rd data end bit err*/ 134c9cd5538Skiyohara #define EIS_AUTOCMD12ERR (1 << 8) /* Auto CMD12 error */ 135c9cd5538Skiyohara #define EIS_CMDSTARTBITERR (1 << 9) /*Cmd start bit error*/ 136c9cd5538Skiyohara #define EIS_XFERSIZEERR (1 << 10) /*Tx size mismatched err*/ 137c9cd5538Skiyohara #define EIS_RESPTBITERR (1 << 11) /* Response T bit err */ 138c9cd5538Skiyohara #define EIS_CRCENDBITERR (1 << 12) /* CRC end bit error */ 139c9cd5538Skiyohara #define EIS_CRCSTARTBITERR (1 << 13) /* CRC start bit err */ 140c9cd5538Skiyohara #define EIS_CRCSTATERR (1 << 14) /* CRC status error */ 141c9cd5538Skiyohara 142c9cd5538Skiyohara #define MVSDIO_ACMD12IS 0x0078 /* Auto CMD12 Interrupt Status */ 143c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12NOTEXE (1 << 0) 144c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12TIMEOUTER (1 << 1) 145c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12CRCER (1 << 2) 146c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12ENDBITER (1 << 3) 147c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12INDEXER (1 << 4) 148c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12RESPTBITER (1 << 5) 149c9cd5538Skiyohara #define ACMD12IS_AUTOCMD12RESPSTARTBITER (1 << 6) 150c9cd5538Skiyohara #define MVSDIO_CNBRDB 0x007c/*Current Num of Bytes Remaining in Data*/ 151c9cd5538Skiyohara #define MVSDIO_CNDBLBT 0x0080/*Current Num of Data Blk Left ToBe Txed*/ 152c9cd5538Skiyohara #define MVSDIO_AACC16LSBT 0x0084 /*Arg in Auto Cmd12 Command 16 LSB Txed*/ 153c9cd5538Skiyohara #define MVSDIO_AACC16MSBT 0x0088 /*Arg in Auto Cmd12 Command 16 MSB Txed*/ 154c9cd5538Skiyohara #define MVSDIO_IACCT 0x008c /* Index of Auto Cmd12 Commands Tx-ed */ 155c9cd5538Skiyohara #define IACCT_AUTOCMD12BUSYCHKEN (1 << 0) 156c9cd5538Skiyohara #define IACCT_AUTOCMD12INDEXCHKEN (1 << 1) 157c9cd5538Skiyohara #define IACCT_AUTOCMD12INDEX (MMC_STOP_TRANSMISSION << 8) 158c9cd5538Skiyohara #define MVSDIO_ACRH(n) (0x0090 + ((n) << 2)) /* Auto Cmd12 Response Halfword n */ 159c9cd5538Skiyohara 160c9cd5538Skiyohara 161c9cd5538Skiyohara #define MVSDIO_MCL 0x0100 /* Mbus Control Low */ 162c9cd5538Skiyohara #define MVSDIO_MCH 0x0104 /* Mbus Control High */ 163c9cd5538Skiyohara #define MCL_SDARBENTRY(n, x) (((x) & 0xf) << ((n) << 2)) 164c9cd5538Skiyohara 165c9cd5538Skiyohara #define MVSDIO_NWINDOW 4 166c9cd5538Skiyohara #define MVSDIO_WC(n) (0x0108 + ((n) << 3)) /* Window n Control */ 167c9cd5538Skiyohara #define WC_WINEN (1 << 0) /* Window n Enable */ 168c9cd5538Skiyohara #define WC_TARGET(t) (((t) & 0xf) << 4) 169c9cd5538Skiyohara #define WC_ATTR(a) (((a) & 0xff) << 8) 170c9cd5538Skiyohara #define WC_SIZE(s) (((s) - 1) & 0xffff0000) 171c9cd5538Skiyohara #define MVSDIO_WB(n) (0x010c + ((n) << 3)) /* Window n Base */ 172c9cd5538Skiyohara #define WB_BASE(b) ((b) & 0xffff0000) 173c9cd5538Skiyohara #define MVSDIO_CDV 0x0128 /* Clock Divider Value */ 174c9cd5538Skiyohara #define CDV_CLKDVDRMVALUE_MASK 0x7ff 175c9cd5538Skiyohara #define MVSDIO_ADE 0x012c /* Address Decoder Error */ 176c9cd5538Skiyohara #define ADE_ADD_DEC_MISS_ERR (1 << 0) 177c9cd5538Skiyohara #define ADE_ADD_DEC_MULTI_ERR (1 << 1) 178c9cd5538Skiyohara #define MVSDIO_ADEM 0x0130 /* Address Decoder Error Mask */ 179c9cd5538Skiyohara #define ADEM_VARIOUS(x) ((x) << 0) /* Do not mask */ 180c9cd5538Skiyohara 181c9cd5538Skiyohara #endif /* _MVSDIOREG_H_ */ 182