1*34908c48Sandvar /* $NetBSD: mvgbereg.h,v 1.10 2024/02/02 22:39:10 andvar Exp $ */ 23224e25aSkiyohara /* 39745ea12Skiyohara * Copyright (c) 2007, 2013 KIYOHARA Takashi 43224e25aSkiyohara * All rights reserved. 53224e25aSkiyohara * 63224e25aSkiyohara * Redistribution and use in source and binary forms, with or without 73224e25aSkiyohara * modification, are permitted provided that the following conditions 83224e25aSkiyohara * are met: 93224e25aSkiyohara * 1. Redistributions of source code must retain the above copyright 103224e25aSkiyohara * notice, this list of conditions and the following disclaimer. 113224e25aSkiyohara * 2. Redistributions in binary form must reproduce the above copyright 123224e25aSkiyohara * notice, this list of conditions and the following disclaimer in the 133224e25aSkiyohara * documentation and/or other materials provided with the distribution. 143224e25aSkiyohara * 153224e25aSkiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 163224e25aSkiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 173224e25aSkiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 183224e25aSkiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 193224e25aSkiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 203224e25aSkiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 213224e25aSkiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 223224e25aSkiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 233224e25aSkiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 243224e25aSkiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 253224e25aSkiyohara * POSSIBILITY OF SUCH DAMAGE. 263224e25aSkiyohara */ 273224e25aSkiyohara #ifndef _MVGBEREG_H_ 283224e25aSkiyohara #define _MVGBEREG_H_ 293224e25aSkiyohara 30f63a3328Srin /* 31f63a3328Srin * For ARMEB, peripheral is configured to little-endian mode, even if 32f63a3328Srin * CPU itself is in big-endian mode... 33f63a3328Srin */ 34f63a3328Srin 35f63a3328Srin #if BYTE_ORDER == BIG_ENDIAN && !defined(__arm__) 36f63a3328Srin #define MVGBE_BIG_ENDIAN 37f63a3328Srin #endif 38f63a3328Srin 39f63a3328Srin /* 40f63a3328Srin * ... therefore, we need byte-swapping descriptor fields. 41f63a3328Srin */ 42f63a3328Srin 43f63a3328Srin #if BYTE_ORDER == BIG_ENDIAN && defined(__arm__) 44f63a3328Srin #define H2MVGBE16(x) htole16(x) 45f63a3328Srin #define H2MVGBE32(x) htole32(x) 46f63a3328Srin #define MVGBE2H16(x) le16toh(x) 47f63a3328Srin #define MVGBE2H32(x) le32toh(x) 48f63a3328Srin #else 49f63a3328Srin #define H2MVGBE16(x) (x) 50f63a3328Srin #define H2MVGBE32(x) (x) 51f63a3328Srin #define MVGBE2H16(x) (x) 52f63a3328Srin #define MVGBE2H32(x) (x) 53f63a3328Srin #endif 54f63a3328Srin 553224e25aSkiyohara #define MVGBE_SIZE 0x4000 563224e25aSkiyohara 573224e25aSkiyohara #define MVGBE_NWINDOW 6 583224e25aSkiyohara #define MVGBE_NREMAP 4 593224e25aSkiyohara 603224e25aSkiyohara #define MVGBE_PHY_TIMEOUT 10000 /* msec */ 613224e25aSkiyohara 623224e25aSkiyohara /* 633224e25aSkiyohara * Ethernet Unit Registers 643224e25aSkiyohara */ 659745ea12Skiyohara 669745ea12Skiyohara #define MVGBE_PRXC(q) (0x1400 + ((q) << 2)) /*Port RX queues Config*/ 679745ea12Skiyohara #define MVGBE_PRXSNP(q) (0x1420 + ((q) << 2)) /* Port RX queues Snoop */ 689745ea12Skiyohara #define MVGBE_PRXF01(q) (0x1440 + ((q) << 2)) /* Port RX Prefetch 0_1 */ 699745ea12Skiyohara #define MVGBE_PRXF23(q) (0x1460 + ((q) << 2)) /* Port RX Prefetch 2_3 */ 709745ea12Skiyohara #define MVGBE_PRXDQA(q) (0x1480 + ((q) << 2)) /*P RXqueues desc Q Addr*/ 719745ea12Skiyohara #define MVGBE_PRXDQS(q) (0x14a0 + ((q) << 2)) /*P RXqueues desc Q Size*/ 729745ea12Skiyohara #define MVGBE_PRXDQTH(q) (0x14c0 + ((q) << 2)) /*P RXqueues desc Q Thrs*/ 739745ea12Skiyohara #define MVGBE_PRXS(q) (0x14e0 + ((q) << 2)) /*Port RX queues Status */ 749745ea12Skiyohara #define MVGBE_PRXSU(q) (0x1500 + ((q) << 2)) /*P RXqueues Stat Update*/ 759745ea12Skiyohara #define MVGBE_PPLBSZ(q) (0x1700 + ((q) << 2)) /* P Pool n Buffer Size */ 769745ea12Skiyohara #define MVGBE_PRXFC 0x1710 /* Port RX Flow Control */ 779745ea12Skiyohara #define MVGBE_PRXTXP 0x1714 /* Port RX_TX Pause */ 789745ea12Skiyohara #define MVGBE_PRXFCG 0x1718 /* Port RX Flow Control Generation */ 799745ea12Skiyohara #define MVGBE_PRXINIT 0x1cc0 /* Port RX Initialization */ 809745ea12Skiyohara #define MVGBE_RXCTRL 0x1d00 /* RX Control */ 819745ea12Skiyohara #define MVGBE_RXHWFWD(n) (0x1d10 + (((n) & ~0x1) << 1)) 829745ea12Skiyohara /* RX Hardware Forwarding (0_1, 2_3,..., 8_9) */ 839745ea12Skiyohara #define MVGBE_RXHWFWDPTR 0x1d30 /* RX Hardware Forwarding Pointer */ 849745ea12Skiyohara #define MVGBE_RXHWFWDTH 0x1d40 /* RX Hardware Forwarding Threshold */ 859745ea12Skiyohara #define MVGBE_RXHWFWDDQA 0x1d44 /* RX Hw Fwd Descriptors Queue Address*/ 869745ea12Skiyohara #define MVGBE_RXHWFWDQS 0x1d48 /* RX Hw Fwd Descriptors Queue Size */ 879745ea12Skiyohara #define MVGBE_RXHWFWDQENB 0x1d4c /* RX Hw Fwd Queue Enable */ 889745ea12Skiyohara #define MVGBE_RXHWFWDACPT 0x1d50 /* RX Hw Forwarding Accepted Counter */ 899745ea12Skiyohara #define MVGBE_RXHWFWDYDSCRD 0x1d54 /* RX Hw Fwd Yellow Discarded Counter */ 909745ea12Skiyohara #define MVGBE_RXHWFWDGDSCRD 0x1d58 /* RX Hw Fwd Green Discarded Counter */ 919745ea12Skiyohara #define MVGBE_RXHWFWDTHDSCRD 0x1d5c /*RX HwFwd Threshold Discarded Counter*/ 929745ea12Skiyohara #define MVGBE_RXHWFWDTXGAP 0x1d6c /*RX Hardware Forwarding TX Access Gap*/ 939745ea12Skiyohara 943224e25aSkiyohara /* Ethernet Unit Global Registers */ 953224e25aSkiyohara #define MVGBE_PHYADDR 0x2000 963224e25aSkiyohara #if defined(MV88W8660) 973224e25aSkiyohara #define MVGBE_SMI 0x8010 983224e25aSkiyohara #else 993224e25aSkiyohara #define MVGBE_SMI 0x2004 1003224e25aSkiyohara #endif 1013224e25aSkiyohara #define MVGBE_EUDA 0x2008 /* Ethernet Unit Default Address */ 1023224e25aSkiyohara #define MVGBE_EUDID 0x200c /* Ethernet Unit Default ID */ 1033224e25aSkiyohara #define MVGBE_EU 0x2014 /* Ethernet Unit Reserved */ 1043224e25aSkiyohara #define MVGBE_EUIC 0x2080 /* Ethernet Unit Interrupt Cause */ 1053224e25aSkiyohara #define MVGBE_EUIM 0x2084 /* Ethernet Unit Interrupt Mask */ 1063224e25aSkiyohara #define MVGBE_EUEA 0x2094 /* Ethernet Unit Error Address */ 1073224e25aSkiyohara #define MVGBE_EUIAE 0x2098 /* Ethernet Unit Internal Addr Error */ 1083224e25aSkiyohara #define MVGBE_EUPCR 0x20a0 /* EthernetUnit Port Pads Calibration */ 1093224e25aSkiyohara #define MVGBE_EUC 0x20b0 /* Ethernet Unit Control */ 1103224e25aSkiyohara 1113224e25aSkiyohara #define MVGBE_BASEADDR(n) (0x2200 + ((n) << 3)) /* Base Address */ 1123224e25aSkiyohara #define MVGBE_S(n) (0x2204 + ((n) << 3)) /* Size */ 1133224e25aSkiyohara #define MVGBE_HA(n) (0x2280 + ((n) << 2)) /* High Address Remap */ 1143224e25aSkiyohara #define MVGBE_BARE 0x2290 /* Base Address Enable */ 1153224e25aSkiyohara #define MVGBE_EPAP 0x2294 /* Ethernet Port Access Protect */ 1163224e25aSkiyohara 1173224e25aSkiyohara /* Ethernet Unit Port Registers */ 1183224e25aSkiyohara #define MVGBE_PORTR_BASE 0x2400 1193224e25aSkiyohara #define MVGBE_PORTR_SIZE 0x400 1203224e25aSkiyohara 1213224e25aSkiyohara #define MVGBE_PXC 0x000 /* Port Configuration */ 1223224e25aSkiyohara #define MVGBE_PXCX 0x004 /* Port Configuration Extend */ 1233224e25aSkiyohara #define MVGBE_MIISP 0x008 /* MII Serial Parameters */ 1243224e25aSkiyohara #define MVGBE_GMIISP 0x00c /* GMII Serial Params */ 1253224e25aSkiyohara #define MVGBE_EVLANE 0x010 /* VLAN EtherType */ 1263224e25aSkiyohara #define MVGBE_MACAL 0x014 /* MAC Address Low */ 1273224e25aSkiyohara #define MVGBE_MACAH 0x018 /* MAC Address High */ 1283224e25aSkiyohara #define MVGBE_SDC 0x01c /* SDMA Configuration */ 1293224e25aSkiyohara #define MVGBE_DSCP(n) (0x020 + ((n) << 2)) 130f876f061Skiyohara #define MVGBE_PSC 0x03c /* Port Serial Control0 */ 1313224e25aSkiyohara #define MVGBE_VPT2P 0x040 /* VLAN Priority Tag to Priority */ 1323224e25aSkiyohara #define MVGBE_PS 0x044 /* Ethernet Port Status */ 1333224e25aSkiyohara #define MVGBE_TQC 0x048 /* Transmit Queue Command */ 134f876f061Skiyohara #define MVGBE_PSC1 0x04c /* Port Serial Control1 */ 1359745ea12Skiyohara #define MVGBE_MH 0x054 /* Marvell Header */ 1363224e25aSkiyohara #define MVGBE_MTU 0x058 /* Max Transmit Unit */ 1373224e25aSkiyohara #define MVGBE_IC 0x060 /* Port Interrupt Cause */ 1383224e25aSkiyohara #define MVGBE_ICE 0x064 /* Port Interrupt Cause Extend */ 1393224e25aSkiyohara #define MVGBE_PIM 0x068 /* Port Interrupt Mask */ 1403224e25aSkiyohara #define MVGBE_PEIM 0x06c /* Port Extend Interrupt Mask */ 1413224e25aSkiyohara #define MVGBE_PRFUT 0x070 /* Port Rx FIFO Urgent Threshold */ 1423224e25aSkiyohara #define MVGBE_PTFUT 0x074 /* Port Tx FIFO Urgent Threshold */ 1439745ea12Skiyohara #define MVGBE_PXTFTT 0x078 /* Port Tx FIFO Threshold */ 1443224e25aSkiyohara #define MVGBE_PMFS 0x07c /* Port Rx Minimal Frame Size */ 1453224e25aSkiyohara #define MVGBE_PXDFC 0x084 /* Port Rx Discard Frame Counter */ 1463224e25aSkiyohara #define MVGBE_POFC 0x088 /* Port Overrun Frame Counter */ 1473224e25aSkiyohara #define MVGBE_PIAE 0x094 /* Port Internal Address Error */ 1489745ea12Skiyohara #define MVGBE_AIP0ADR 0x098 /* Arp IP0 Address */ 1499745ea12Skiyohara #define MVGBE_AIP1ADR 0x09c /* Arp IP1 Address */ 1509745ea12Skiyohara #define MVGBE_SERDESCFG 0x0a0 /* Serdes Configuration */ 1519745ea12Skiyohara #define MVGBE_SERDESSTS 0x0a4 /* Serdes Status */ 1529745ea12Skiyohara #define MVGBE_ETP 0x0bc /* Ethernet Type Priority */ 153f876f061Skiyohara #define MVGBE_TQFPC 0x0dc /* Transmit Queue Fixed Priority Cfg */ 1549745ea12Skiyohara #define MVGBE_OMSCD 0x0f4 /* One mS Clock Divider */ 1559745ea12Skiyohara #define MVGBE_PFCCD 0x0f8 /* Periodic Flow Control Clock Divider*/ 1569745ea12Skiyohara #define MVGBE_PACC 0x100 /* Port Acceleration Mode */ 1579745ea12Skiyohara #define MVGBE_PBMADDR 0x104 /* Port BM Address */ 1589745ea12Skiyohara #define MVGBE_PV 0x1bc /* Port Version */ 1593224e25aSkiyohara #define MVGBE_CRDP(n) (0x20c + ((n) << 4)) 1603224e25aSkiyohara /* Ethernet Current Receive Descriptor Pointers */ 1613224e25aSkiyohara #define MVGBE_RQC 0x280 /* Receive Queue Command */ 1623224e25aSkiyohara #define MVGBE_TCSDP 0x284 /* Tx Current Served Desc Pointer */ 1633224e25aSkiyohara #define MVGBE_TCQDP 0x2c0 /* Tx Current Queue Desc Pointer */ 1643224e25aSkiyohara #define MVGBE_TQTBCOUNT(q) (0x300 + ((q) << 4)) 1653224e25aSkiyohara /* Transmit Queue Token-Bucket Counter */ 1663224e25aSkiyohara #define MVGBE_TQTBCONFIG(q) (0x304 + ((q) << 4)) 1673224e25aSkiyohara /* Transmit Queue Token-Bucket Configuration */ 1683224e25aSkiyohara #define MVGBE_TQAC(q) (0x308 + ((q) << 4)) 1693224e25aSkiyohara /* Transmit Queue Arbiter Configuration */ 1703224e25aSkiyohara 1719745ea12Skiyohara #define MVGBE_PCP2Q(cpu) (0x2540 + ((cpu) << 2)) /* Port CPUn to Queue */ 1729745ea12Skiyohara #define MVGBE_PRXITTH(q) (0x2540 + ((q) << 2) /* Port RX Intr Threshold*/ 1739745ea12Skiyohara #define MVGBE_PRXTXTIC 0x25a0 /*Port RX_TX Threshold Interrupt Cause*/ 1749745ea12Skiyohara #define MVGBE_PRXTXTIM 0x25a4 /*Port RX_TX Threshold Interrupt Mask */ 1759745ea12Skiyohara #define MVGBE_PRXTXIC 0x25a8 /* Port RX_TX Interrupt Cause */ 1769745ea12Skiyohara #define MVGBE_PRXTXIM 0x25ac /* Port RX_TX Interrupt Mask */ 1779745ea12Skiyohara #define MVGBE_PMIC 0x25b0 /* Port Misc Interrupt Cause */ 1789745ea12Skiyohara #define MVGBE_PMIM 0x25b4 /* Port Misc Interrupt Mask */ 1799745ea12Skiyohara #define MVGBE_PIE 0x25b8 /* Port Interrupt Enable */ 1809745ea12Skiyohara 1819745ea12Skiyohara #define MVGBE_PMACC0 0x2c00 /* Port MAC Control 0 */ 1829745ea12Skiyohara #define MVGBE_PMACC1 0x2c04 /* Port MAC Control 1 */ 1839745ea12Skiyohara #define MVGBE_PMACC2 0x2c08 /* Port MAC Control 2 */ 1849745ea12Skiyohara #define MVGBE_PANC 0x2c0c /* Port Auto-Negotiation Configuration*/ 1859745ea12Skiyohara #define MVGBE_PS0 0x2c10 /* Port Status 0 */ 1869745ea12Skiyohara #define MVGBE_PSPC 0x2c14 /* Port Serial Parameters Config */ 1879745ea12Skiyohara #define MVGBE_PIC_2 0x2c20 /* Port Interrupt Cause */ 1889745ea12Skiyohara #define MVGBE_PIM_2 0x2c24 /* Port Interrupt Mask */ 1899745ea12Skiyohara #define MVGBE_PPRBSS 0x2c38 /* Port PRBS Status */ 1909745ea12Skiyohara #define MVGBE_PPRBSEC 0x2c3c /* Port PRBS Error Counter */ 1919745ea12Skiyohara #define MVGBE_PMACC3 0x2c48 /* Port MAC Control 3 */ 1929745ea12Skiyohara #define MVGBE_CCFCPST(p) (0x2c58 + ((p) << 2)) /*CCFC Port Speed Timerp*/ 1939745ea12Skiyohara #define MVGBE_PMACC4 0x2c90 /* Port MAC Control 4 */ 1949745ea12Skiyohara #define MVGBE_PSP1C 0x2c94 /* Port Serial Parameters 1 Config */ 1959745ea12Skiyohara #define MVGBE_LPIC0 0x2cc0 /* LowPowerIdle control 0 */ 1969745ea12Skiyohara #define MVGBE_LPIC1 0x2cc4 /* LPI control 1 */ 1979745ea12Skiyohara #define MVGBE_LPIC2 0x2cc8 /* LPI control 2 */ 1989745ea12Skiyohara #define MVGBE_LPIS 0x2ccc /* LPI status */ 1999745ea12Skiyohara #define MVGBE_LPIC 0x2cd0 /* LPI counter */ 2009745ea12Skiyohara 2019745ea12Skiyohara #define MVGBE_PPLLC 0x2e04 /* Power and PLL Control */ 2029745ea12Skiyohara #define MVGBE_DLE 0x2e8c /* Digital Loopback Enable */ 2039745ea12Skiyohara #define MVGBE_RCS 0x2f18 /* Reference Clock Select */ 2049745ea12Skiyohara 2059745ea12Skiyohara /* MAC MIB Counters 0x3000 - 0x307c */ 2069745ea12Skiyohara 2079745ea12Skiyohara /* Rx DMA Wake on LAN Registers 0x3690 - 0x36b8 */ 2089745ea12Skiyohara 2093224e25aSkiyohara #define MVGBE_PORTDAFR_BASE 0x3400 2103224e25aSkiyohara #define MVGBE_PORTDAFR_SIZE 0x400 2113224e25aSkiyohara 2123224e25aSkiyohara #define MVGBE_NDFSMT 0x40 2133224e25aSkiyohara #define MVGBE_DFSMT 0x000 2143224e25aSkiyohara /* Destination Address Filter Special Multicast Table */ 2153224e25aSkiyohara #define MVGBE_NDFOMT 0x40 2163224e25aSkiyohara #define MVGBE_DFOMT 0x100 2173224e25aSkiyohara /* Destination Address Filter Other Multicast Table */ 2183224e25aSkiyohara #define MVGBE_NDFUT 0x4 2193224e25aSkiyohara #define MVGBE_DFUT 0x200 2203224e25aSkiyohara /* Destination Address Filter Unicast Table */ 2213224e25aSkiyohara 2229745ea12Skiyohara #define MVGBE_PTXDQA(q) (0x3c00 + ((q) << 2)) /*P TXqueues desc Q Addr*/ 2239745ea12Skiyohara #define MVGBE_PTXDQS(q) (0x3c20 + ((q) << 2)) /*P TXqueues desc Q Size*/ 2249745ea12Skiyohara #define MVGBE_PTXS(q) (0x3c40 + ((q) << 2)) /* Port TX queues Status*/ 2259745ea12Skiyohara #define MVGBE_PTXSU(q) (0x3c60 + ((q) << 2)) /*P TXqueues Stat Update*/ 2269745ea12Skiyohara #define MVGBE_PTXDI(q) (0x3c80 + ((q) << 2)) /* P TXqueues Desc Index*/ 2279745ea12Skiyohara #define MVGBE_TXTBC(q) (0x3ca0 + ((q) << 2)) /* TX Trans-ed Buf Count*/ 2289745ea12Skiyohara #define MVGBE_PTXINIT 0x3cf0 /* Port TX Initialization */ 2299745ea12Skiyohara #define MVGBE_PTXDOSD 0x3cf4 /* Port TX Disable Outstanding Reads */ 2303224e25aSkiyohara 2319745ea12Skiyohara #define MVGBE_TXBADFCS 0x3cc0 /*Tx Bad FCS Transmitted Pckts Counter*/ 2329745ea12Skiyohara #define MVGBE_TXDROPPED 0x3cc4 /* Tx Dropped Packets Counter */ 2339745ea12Skiyohara #define MVGBE_TXNB 0x3cfc /* Tx Number of New Bytes */ 2349745ea12Skiyohara #define MVGBE_TXGB 0x3d00 /* Tx Green Number of Bytes */ 2359745ea12Skiyohara #define MVGBE_TXYB 0x3d04 /* Tx Yellow Number of Bytes */ 2363224e25aSkiyohara 2379745ea12Skiyohara /* Tx DMA Packet Modification Registers 0x3d00 - 0x3dff */ 2389745ea12Skiyohara 2399745ea12Skiyohara /* Tx DMA Queue Arbiter Registers 0x3e00 - 0x3eff */ 2403224e25aSkiyohara 2413224e25aSkiyohara 2423224e25aSkiyohara /* PHY Address (MVGBE_PHYADDR) */ 2433224e25aSkiyohara #define MVGBE_PHYADDR_PHYAD_MASK 0x1f 2443224e25aSkiyohara #define MVGBE_PHYADDR_PHYAD(port, phy) ((phy) << ((port) * 5)) 2453224e25aSkiyohara 2463224e25aSkiyohara /* SMI register fields (MVGBE_SMI) */ 2473224e25aSkiyohara #define MVGBE_SMI_DATA_MASK 0x0000ffff 2483224e25aSkiyohara #define MVGBE_SMI_PHYAD(phy) (((phy) & 0x1f) << 16) 2493224e25aSkiyohara #define MVGBE_SMI_REGAD(reg) (((reg) & 0x1f) << 21) 2503224e25aSkiyohara #define MVGBE_SMI_OPCODE_WRITE (0 << 26) 2513224e25aSkiyohara #define MVGBE_SMI_OPCODE_READ (1 << 26) 2523224e25aSkiyohara #define MVGBE_SMI_READVALID (1 << 27) 2533224e25aSkiyohara #define MVGBE_SMI_BUSY (1 << 28) 2543224e25aSkiyohara 2553224e25aSkiyohara /* Ethernet Unit Default ID (MVGBE_EUDID) */ 2563224e25aSkiyohara #define MVGBE_EUDID_DIDR_MASK 0x0000000f 2573224e25aSkiyohara #define MVGBE_EUDID_DATTR_MASK 0x00000ff0 2583224e25aSkiyohara 2593224e25aSkiyohara /* Ethernet Unit Reserved (MVGBE_EU) */ 2603224e25aSkiyohara #define MVGBE_EU_FASTMDC (1 << 0) 2613224e25aSkiyohara #define MVGBE_EU_ACCS (1 << 1) 2623224e25aSkiyohara 2633224e25aSkiyohara /* Ethernet Unit Interrupt Cause (MVGBE_EUIC) */ 2643224e25aSkiyohara #define MVGBE_EUIC_ETHERINTSUM (1 << 0) 2653224e25aSkiyohara #define MVGBE_EUIC_PARITY (1 << 1) 2663224e25aSkiyohara #define MVGBE_EUIC_ADDRVIOL (1 << 2) 2673224e25aSkiyohara #define MVGBE_EUIC_ADDRVNOMATCH (1 << 3) 2683224e25aSkiyohara #define MVGBE_EUIC_SMIDONE (1 << 4) 2693224e25aSkiyohara #define MVGBE_EUIC_COUNTWA (1 << 5) 2703224e25aSkiyohara #define MVGBE_EUIC_INTADDRERR (1 << 7) 2713224e25aSkiyohara #define MVGBE_EUIC_PORT0DPERR (1 << 9) 2723224e25aSkiyohara #define MVGBE_EUIC_TOPDPERR (1 << 12) 2733224e25aSkiyohara 2743224e25aSkiyohara /* Ethernet Unit Internal Addr Error (MVGBE_EUIAE) */ 2753224e25aSkiyohara #define MVGBE_EUIAE_INTADDR_MASK 0x000001ff 2763224e25aSkiyohara 2773224e25aSkiyohara /* Ethernet Unit Port Pads Calibration (MVGBE_EUPCR) */ 2783224e25aSkiyohara #define MVGBE_EUPCR_DRVN_MASK 0x0000001f 2793224e25aSkiyohara #define MVGBE_EUPCR_TUNEEN (1 << 16) 2803224e25aSkiyohara #define MVGBE_EUPCR_LOCKN_MASK 0x003e0000 2813224e25aSkiyohara #define MVGBE_EUPCR_OFFSET_MASK 0x1f000000 /* Reserved */ 2823224e25aSkiyohara #define MVGBE_EUPCR_WREN (1 << 31) 2833224e25aSkiyohara 2843224e25aSkiyohara /* Ethernet Unit Control (MVGBE_EUC) */ 2853224e25aSkiyohara #define MVGBE_EUC_PORT0DPPAR (1 << 0) 2869745ea12Skiyohara #define MVGBE_EUC_POLLING (1 << 1) 2873224e25aSkiyohara #define MVGBE_EUC_TOPDPPAR (1 << 3) 2883224e25aSkiyohara #define MVGBE_EUC_PORT0PW (1 << 16) 2899745ea12Skiyohara #define MVGBE_EUC_PORTRESET (1 << 24) 2909745ea12Skiyohara #define MVGBE_EUC_RAMSINITIALIZATIONCOMPLETED (1 << 25) 2913224e25aSkiyohara 2923224e25aSkiyohara /* Base Address (MVGBE_BASEADDR) */ 2933224e25aSkiyohara #define MVGBE_BASEADDR_TARGET(target) ((target) & 0xf) 2943224e25aSkiyohara #define MVGBE_BASEADDR_ATTR(attr) (((attr) & 0xff) << 8) 2953224e25aSkiyohara #define MVGBE_BASEADDR_BASE(base) ((base) & 0xffff0000) 2963224e25aSkiyohara 2973224e25aSkiyohara /* Size (MVGBE_S) */ 2983224e25aSkiyohara #define MVGBE_S_SIZE(size) (((size) - 1) & 0xffff0000) 2993224e25aSkiyohara 3003224e25aSkiyohara /* Base Address Enable (MVGBE_BARE) */ 3013224e25aSkiyohara #define MVGBE_BARE_EN_MASK ((1 << MVGBE_NWINDOW) - 1) 3023224e25aSkiyohara #define MVGBE_BARE_EN(win) ((1 << (win)) & MVGBE_BARE_EN_MASK) 3033224e25aSkiyohara 3043224e25aSkiyohara /* Ethernet Port Access Protect (MVGBE_EPAP) */ 3053224e25aSkiyohara #define MVGBE_EPAP_AC_NAC 0x0 /* No access allowed */ 3063224e25aSkiyohara #define MVGBE_EPAP_AC_RO 0x1 /* Read Only */ 3073224e25aSkiyohara #define MVGBE_EPAP_AC_FA 0x3 /* Full access (r/w) */ 3083224e25aSkiyohara #define MVGBE_EPAP_EPAR(win, ac) ((ac) << ((win) * 2)) 3093224e25aSkiyohara 3103224e25aSkiyohara /* Port Configuration (MVGBE_PXC) */ 3113224e25aSkiyohara #define MVGBE_PXC_UPM (1 << 0) /* Uni Promisc mode */ 3123224e25aSkiyohara #define MVGBE_PXC_RXQ(q) ((q) << 1) 3133224e25aSkiyohara #define MVGBE_PXC_RXQ_MASK MVGBE_PXC_RXQ(7) 3143224e25aSkiyohara #define MVGBE_PXC_RXQARP(q) ((q) << 4) 3153224e25aSkiyohara #define MVGBE_PXC_RXQARP_MASK MVGBE_PXC_RXQARP(7) 3163224e25aSkiyohara #define MVGBE_PXC_RB (1 << 7) /* Rej mode of MAC */ 3173224e25aSkiyohara #define MVGBE_PXC_RBIP (1 << 8) 3183224e25aSkiyohara #define MVGBE_PXC_RBARP (1 << 9) 3193224e25aSkiyohara #define MVGBE_PXC_AMNOTXES (1 << 12) 3209745ea12Skiyohara #define MVGBE_PXC_RBARPF (1 << 13) 3213224e25aSkiyohara #define MVGBE_PXC_TCPCAPEN (1 << 14) 3223224e25aSkiyohara #define MVGBE_PXC_UDPCAPEN (1 << 15) 3233224e25aSkiyohara #define MVGBE_PXC_TCPQ(q) ((q) << 16) 3243224e25aSkiyohara #define MVGBE_PXC_TCPQ_MASK MVGBE_PXC_TCPQ(7) 3253224e25aSkiyohara #define MVGBE_PXC_UDPQ(q) ((q) << 19) 3263224e25aSkiyohara #define MVGBE_PXC_UDPQ_MASK MVGBE_PXC_UDPQ(7) 3273224e25aSkiyohara #define MVGBE_PXC_BPDUQ(q) ((q) << 22) 3283224e25aSkiyohara #define MVGBE_PXC_BPDUQ_MASK MVGBE_PXC_BPDUQ(7) 3293224e25aSkiyohara #define MVGBE_PXC_RXCS (1 << 25) 3303224e25aSkiyohara 3313224e25aSkiyohara /* Port Configuration Extend (MVGBE_PXCX) */ 3323224e25aSkiyohara #define MVGBE_PXCX_SPAN (1 << 1) 3339745ea12Skiyohara #define MVGBE_PXCX_TXCRCDIS (1 << 3) 3343224e25aSkiyohara 3353224e25aSkiyohara /* MII Serial Parameters (MVGBE_MIISP) */ 3363224e25aSkiyohara #define MVGBE_MIISP_JAMLENGTH_12KBIT 0x00000000 3373224e25aSkiyohara #define MVGBE_MIISP_JAMLENGTH_24KBIT 0x00000001 3383224e25aSkiyohara #define MVGBE_MIISP_JAMLENGTH_32KBIT 0x00000002 3393224e25aSkiyohara #define MVGBE_MIISP_JAMLENGTH_48KBIT 0x00000003 3403224e25aSkiyohara #define MVGBE_MIISP_JAMIPG(x) (((x) & 0x7c) << 0) 3413224e25aSkiyohara #define MVGBE_MIISP_IPGJAMTODATA(x) (((x) & 0x7c) << 5) 3423224e25aSkiyohara #define MVGBE_MIISP_IPGDATA(x) (((x) & 0x7c) << 10) 3433224e25aSkiyohara #define MVGBE_MIISP_DATABLIND(x) (((x) & 0x1f) << 17) 3443224e25aSkiyohara 3453224e25aSkiyohara /* GMII Serial Parameters (MVGBE_GMIISP) */ 3463224e25aSkiyohara #define MVGBE_GMIISP_IPGDATA(x) (((x) >> 4) & 0x7) 3473224e25aSkiyohara 3483224e25aSkiyohara /* SDMA Configuration (MVGBE_SDC) */ 3493224e25aSkiyohara #define MVGBE_SDC_RIFB (1 << 0) 3503224e25aSkiyohara #define MVGBE_SDC_RXBSZ(x) ((x) << 1) 3513224e25aSkiyohara #define MVGBE_SDC_RXBSZ_MASK MVGBE_SDC_RXBSZ(7) 3523224e25aSkiyohara #define MVGBE_SDC_RXBSZ_1_64BITWORDS MVGBE_SDC_RXBSZ(0) 3533224e25aSkiyohara #define MVGBE_SDC_RXBSZ_2_64BITWORDS MVGBE_SDC_RXBSZ(1) 3543224e25aSkiyohara #define MVGBE_SDC_RXBSZ_4_64BITWORDS MVGBE_SDC_RXBSZ(2) 3553224e25aSkiyohara #define MVGBE_SDC_RXBSZ_8_64BITWORDS MVGBE_SDC_RXBSZ(3) 3563224e25aSkiyohara #define MVGBE_SDC_RXBSZ_16_64BITWORDS MVGBE_SDC_RXBSZ(4) 3573224e25aSkiyohara #define MVGBE_SDC_BLMR (1 << 4) 3583224e25aSkiyohara #define MVGBE_SDC_BLMT (1 << 5) 3593224e25aSkiyohara #define MVGBE_SDC_SWAPMODE (1 << 6) 3601bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V1_MASK __BITS(21, 8) 3611bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V2_MASK (__BIT(25) | __BITS(21, 7)) 3621bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V1(x) (((x) << 4) \ 3631bf68f95Smsaitoh & MVGBE_SDC_IPGINTRX_V1_MASK) 3641bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V2(x) ((((x) & 0x8000) << 10) \ 3651bf68f95Smsaitoh | (((x) & 0x7fff) << 7)) 3661bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V1_MAX 0x3fff 3671bf68f95Smsaitoh #define MVGBE_SDC_IPGINTRX_V2_MAX 0xffff 3683224e25aSkiyohara #define MVGBE_SDC_TXBSZ(x) ((x) << 22) 3693224e25aSkiyohara #define MVGBE_SDC_TXBSZ_MASK MVGBE_SDC_TXBSZ(7) 3703224e25aSkiyohara #define MVGBE_SDC_TXBSZ_1_64BITWORDS MVGBE_SDC_TXBSZ(0) 3713224e25aSkiyohara #define MVGBE_SDC_TXBSZ_2_64BITWORDS MVGBE_SDC_TXBSZ(1) 3723224e25aSkiyohara #define MVGBE_SDC_TXBSZ_4_64BITWORDS MVGBE_SDC_TXBSZ(2) 3733224e25aSkiyohara #define MVGBE_SDC_TXBSZ_8_64BITWORDS MVGBE_SDC_TXBSZ(3) 3743224e25aSkiyohara #define MVGBE_SDC_TXBSZ_16_64BITWORDS MVGBE_SDC_TXBSZ(4) 3753224e25aSkiyohara 3763224e25aSkiyohara /* Port Serial Control (MVGBE_PSC) */ 3773224e25aSkiyohara #define MVGBE_PSC_PORTEN (1 << 0) 3783224e25aSkiyohara #define MVGBE_PSC_FLP (1 << 1) /* Force_Link_Pass */ 3793224e25aSkiyohara #define MVGBE_PSC_ANDUPLEX (1 << 2) /* auto nego */ 3803224e25aSkiyohara #define MVGBE_PSC_ANFC (1 << 3) 3813224e25aSkiyohara #define MVGBE_PSC_PAUSEADV (1 << 4) 3823224e25aSkiyohara #define MVGBE_PSC_FFCMODE (1 << 5) /* Force FC */ 3833224e25aSkiyohara #define MVGBE_PSC_FBPMODE (1 << 7) /* Back pressure */ 3843224e25aSkiyohara #define MVGBE_PSC_RESERVED (1 << 9) /* Must be set to 1 */ 3853224e25aSkiyohara #define MVGBE_PSC_FLFAIL (1 << 10) /* Force Link Fail */ 3863224e25aSkiyohara #define MVGBE_PSC_ANSPEED (1 << 13) 3873224e25aSkiyohara #define MVGBE_PSC_DTEADVERT (1 << 14) 3883224e25aSkiyohara #define MVGBE_PSC_MRU(x) ((x) << 17) 3893224e25aSkiyohara #define MVGBE_PSC_MRU_MASK MVGBE_PSC_MRU(7) 3903224e25aSkiyohara #define MVGBE_PSC_MRU_1518 0 3913224e25aSkiyohara #define MVGBE_PSC_MRU_1522 1 3923224e25aSkiyohara #define MVGBE_PSC_MRU_1552 2 3933224e25aSkiyohara #define MVGBE_PSC_MRU_9022 3 3943224e25aSkiyohara #define MVGBE_PSC_MRU_9192 4 3953224e25aSkiyohara #define MVGBE_PSC_MRU_9700 5 3963224e25aSkiyohara #define MVGBE_PSC_SETFULLDX (1 << 21) 3973224e25aSkiyohara #define MVGBE_PSC_SETFCEN (1 << 22) 3983224e25aSkiyohara #define MVGBE_PSC_SETGMIISPEED (1 << 23) 3993224e25aSkiyohara #define MVGBE_PSC_SETMIISPEED (1 << 24) 4003224e25aSkiyohara 4013224e25aSkiyohara /* Ethernet Port Status (MVGBE_PS) */ 4023224e25aSkiyohara #define MVGBE_PS_LINKUP (1 << 1) 4033224e25aSkiyohara #define MVGBE_PS_FULLDX (1 << 2) 4043224e25aSkiyohara #define MVGBE_PS_ENFC (1 << 3) 4053224e25aSkiyohara #define MVGBE_PS_GMIISPEED (1 << 4) 4063224e25aSkiyohara #define MVGBE_PS_MIISPEED (1 << 5) 4073224e25aSkiyohara #define MVGBE_PS_TXINPROG (1 << 7) 4083224e25aSkiyohara #define MVGBE_PS_TXFIFOEMP (1 << 10) /* FIFO Empty */ 4099745ea12Skiyohara #define MVGBE_PS_RXFIFOEMPTY (1 << 16) 4109745ea12Skiyohara /* Armada XP */ 4119745ea12Skiyohara #define MVGBE_PS_TXINPROG_MASK (0xff << 0) 4129745ea12Skiyohara #define MVGBE_PS_TXINPROG_(q) (1 << ((q) + 0)) 4139745ea12Skiyohara #define MVGBE_PS_TXFIFOEMP_MASK (0xff << 8) 4149745ea12Skiyohara #define MVGBE_PS_TXFIFOEMP_(q) (1 << ((q) + 8)) 4153224e25aSkiyohara 4163224e25aSkiyohara /* Transmit Queue Command (MVGBE_TQC) */ 4179745ea12Skiyohara #define MVGBE_TQC_ENQ(q) (1 << ((q) + 0))/* Enable Q */ 4189745ea12Skiyohara #define MVGBE_TQC_DISQ(q) (1 << ((q) + 8))/* Disable Q */ 4193224e25aSkiyohara 420f876f061Skiyohara /* Port Serial Control 1 (MVGBE_PSC1) */ 421f876f061Skiyohara #define MVGBE_PSC1_PCSLB (1 << 1) 422f876f061Skiyohara #define MVGBE_PSC1_RGMIIEN (1 << 3) /* RGMII */ 423f876f061Skiyohara #define MVGBE_PSC1_PRST (1 << 4) /* Port Reset */ 424f876f061Skiyohara 4253224e25aSkiyohara /* Port Interrupt Cause (MVGBE_IC) */ 4263224e25aSkiyohara #define MVGBE_IC_RXBUF (1 << 0) 4273224e25aSkiyohara #define MVGBE_IC_EXTEND (1 << 1) 4283224e25aSkiyohara #define MVGBE_IC_RXBUFQ_MASK (0xff << 2) 4293224e25aSkiyohara #define MVGBE_IC_RXBUFQ(q) (1 << ((q) + 2)) 4303224e25aSkiyohara #define MVGBE_IC_RXERROR (1 << 10) 4313224e25aSkiyohara #define MVGBE_IC_RXERRQ_MASK (0xff << 11) 4323224e25aSkiyohara #define MVGBE_IC_RXERRQ(q) (1 << ((q) + 11)) 4339745ea12Skiyohara #define MVGBE_IC_TXEND(q) (1 << ((q) + 19)) 4343224e25aSkiyohara #define MVGBE_IC_ETHERINTSUM (1 << 31) 4353224e25aSkiyohara 4363224e25aSkiyohara /* Port Interrupt Cause Extend (MVGBE_ICE) */ 4379745ea12Skiyohara #define MVGBE_ICE_TXBUF_MASK (0xff << + 0) 4389745ea12Skiyohara #define MVGBE_ICE_TXBUF(q) (1 << ((q) + 0)) 4399745ea12Skiyohara #define MVGBE_ICE_TXERR_MASK (0xff << + 8) 4409745ea12Skiyohara #define MVGBE_ICE_TXERR(q) (1 << ((q) + 8)) 4413224e25aSkiyohara #define MVGBE_ICE_PHYSTC (1 << 16) 4429745ea12Skiyohara #define MVGBE_ICE_PTP (1 << 17) 4433224e25aSkiyohara #define MVGBE_ICE_RXOVR (1 << 18) 4443224e25aSkiyohara #define MVGBE_ICE_TXUDR (1 << 19) 4453224e25aSkiyohara #define MVGBE_ICE_LINKCHG (1 << 20) 4469745ea12Skiyohara #define MVGBE_ICE_SERDESREALIGN (1 << 21) 4473224e25aSkiyohara #define MVGBE_ICE_INTADDRERR (1 << 23) 4489745ea12Skiyohara #define MVGBE_ICE_SYNCCHANGED (1 << 24) 4499745ea12Skiyohara #define MVGBE_ICE_PRBSERROR (1 << 25) 4503224e25aSkiyohara #define MVGBE_ICE_ETHERINTSUM (1 << 31) 4513224e25aSkiyohara 452e4302827Sjakllsch /* Port Tx FIFO Urgent Threshold (MVGBE_PTFUT) */ 4531bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V1_MASK __BITS(17, 4) 4541bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V2_MASK __BITS(19, 4) 4551bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V1(x) __SHIFTIN(x, MVGBE_PTFUT_IPGINTTX_V1_MASK) 4561bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V2(x) __SHIFTIN(x, MVGBE_PTFUT_IPGINTTX_V2_MASK) 4571bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V1_MAX 0x3fff 4581bf68f95Smsaitoh #define MVGBE_PTFUT_IPGINTTX_V2_MAX 0xffff 459e4302827Sjakllsch 4603224e25aSkiyohara /* Port Rx Minimal Frame Size (MVGBE_PMFS) */ 4613224e25aSkiyohara #define MVGBE_PMFS_RXMFS(rxmfs) (((rxmfs) - 40) & 0x7c) 4623224e25aSkiyohara /* RxMFS = 40,44,48,52,56,60,64 bytes */ 4633224e25aSkiyohara 464f876f061Skiyohara /* Transmit Queue Fixed Priority Configuration */ 465f876f061Skiyohara #define MVGBE_TQFPC_EN(q) (1 << (q)) 466f876f061Skiyohara 4673224e25aSkiyohara /* Receive Queue Command (MVGBE_RQC) */ 4683224e25aSkiyohara #define MVGBE_RQC_ENQ_MASK (0xff << 0) /* Enable Q */ 4693224e25aSkiyohara #define MVGBE_RQC_ENQ(n) (1 << (0 + (n))) 4703224e25aSkiyohara #define MVGBE_RQC_DISQ_MASK (0xff << 8) /* Disable Q */ 4713224e25aSkiyohara #define MVGBE_RQC_DISQ(n) (1 << (8 + (n))) 4723224e25aSkiyohara #define MVGBE_RQC_DISQ_DISABLE(q) ((q) << 8) 4733224e25aSkiyohara 4743224e25aSkiyohara /* Destination Address Filter Registers (MVGBE_DF{SM,OM,U}T) */ 4753224e25aSkiyohara #define MVGBE_DF(n, x) ((x) << (8 * (n))) 4763224e25aSkiyohara #define MVGBE_DF_PASS (1 << 0) 4773224e25aSkiyohara #define MVGBE_DF_QUEUE(q) ((q) << 1) 4783224e25aSkiyohara #define MVGBE_DF_QUEUE_MASK ((7) << 1) 4793224e25aSkiyohara 4803224e25aSkiyohara 4819745ea12Skiyohara /* Port Acceleration Mode (MVGBE_PACC) */ 4829745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_MASK 0x7 4839745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_BM 0x0 /* Basic Mode */ 4849745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_EDM 0x1 /* Enhanced Desc Mode */ 4859745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_EDMBM 0x2 /* with BM */ 4869745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_EDMPNC 0x3 /* with PnC */ 4879745ea12Skiyohara #define MVGVE_PACC_ACCELERATIONMODE_EDMBPMNC 0x4 /* with BM & PnC */ 4889745ea12Skiyohara 4899745ea12Skiyohara /* Port BM Address (MVGBE_PBMADDR) */ 4909745ea12Skiyohara #define MVGBE_PBMADDR_BMADDRESS_MASK 0xfffff800 4919745ea12Skiyohara 4929745ea12Skiyohara /* Ether Type Priority (MVGBE_ETP) */ 4939745ea12Skiyohara #define MVGBE_ETP_ETHERTYPEPRIEN (1 << 0) /* EtherType Prio Ena */ 4949745ea12Skiyohara #define MVGBE_ETP_ETHERTYPEPRIFRSTEN (1 << 1) 4959745ea12Skiyohara #define MVGBE_ETP_ETHERTYPEPRIQ (0x7 << 2) /*EtherType Prio Queue*/ 4969745ea12Skiyohara #define MVGBE_ETP_ETHERTYPEPRIVAL (0xffff << 5) /*EtherType Prio Value*/ 4979745ea12Skiyohara #define MVGBE_ETP_FORCEUNICSTHIT (1 << 21) /* Force Unicast hit */ 4989745ea12Skiyohara 4999745ea12Skiyohara /* RX Hardware Forwarding (0_1, 2_3,..., 8_9) (MVGBE_RXHWFWD) */ 5009745ea12Skiyohara #define MVGBE_RXHWFWD_PORT_BASEADDRESS(p, x) xxxxx 5019745ea12Skiyohara 5029745ea12Skiyohara /* RX Hardware Forwarding Pointer (MVGBE_RXHWFWDPTR) */ 5039745ea12Skiyohara #define MVGBE_RXHWFWDPTR_QUEUENO(q) ((q) << 8) /* Queue Number */ 5049745ea12Skiyohara #define MVGBE_RXHWFWDPTR_PORTNO(p) ((p) << 11) /* Port Number */ 5059745ea12Skiyohara 5069745ea12Skiyohara /* RX Hardware Forwarding Threshold (MVGBE_RXHWFWDTH) */ 5079745ea12Skiyohara #define MVGBE_RXHWFWDTH_DROPRNDGENBITS(n) (((n) & 0x3ff) << 0) 5089745ea12Skiyohara #define MVGBE_RXHWFWDTH_DROPTHRESHOLD(n) (((n) & 0xf) << 16) 5099745ea12Skiyohara 5109745ea12Skiyohara /* RX Control (MVGBE_RXCTRL) */ 5119745ea12Skiyohara #define MVGBE_RXCTRL_PACKETCOLORSRCSELECT(x) (1 << 0) 5129745ea12Skiyohara #define MVGBE_RXCTRL_GEMPORTIDSRCSEL(x) ((x) << 4) 5139745ea12Skiyohara #define MVGBE_RXCTRL_TXHWFRWMQSRC(x) (1 << 8) 5149745ea12Skiyohara #define MVGBE_RXCTRL_RX_MH_SELECT(x) ((x) << 12) 5159745ea12Skiyohara #define MVGBE_RXCTRL_RX_TX_SRC_SELECT (1 << 16) 5169745ea12Skiyohara #define MVGBE_RXCTRL_HWFRWDENB (1 << 17) 5179745ea12Skiyohara #define MVGBE_RXCTRL_HWFRWDSHORTPOOLID(id) (((id) & 0x3) << 20) 5189745ea12Skiyohara #define MVGBE_RXCTRL_HWFRWDLONGPOOLID(id) (((id) & 0x3) << 22) 5199745ea12Skiyohara 5209745ea12Skiyohara /* Port RX queues Configuration (MVGBE_PRXC) */ 5219745ea12Skiyohara #define MVGBE_PRXC_POOLIDSHORT(i) (((i) & 0x3) << 4) 5229745ea12Skiyohara #define MVGBE_PRXC_POOLIDLONG(i) (((i) & 0x3) << 6) 5239745ea12Skiyohara #define MVGBE_PRXC_PACKETOFFSET(o) (((o) & 0xf) << 8) 5249745ea12Skiyohara #define MVGBE_PRXC_USERPREFETCHCMND0 (1 << 16) 5259745ea12Skiyohara 5269745ea12Skiyohara /* Port RX queues Snoop (MVGBE_PRXSNP) */ 5279745ea12Skiyohara #define MVGBE_PRXSNP_SNOOPNOOFBYTES(b) (((b) & 0x3fff) << 0) 5289745ea12Skiyohara #define MVGBE_PRXSNP_L2DEPOSITNOOFBYTES(b) (((b) & 0x3fff) << 16) 5299745ea12Skiyohara 5309745ea12Skiyohara /* Port RX queues Snoop (MVGBE_PRXSNP) */ 5319745ea12Skiyohara #define MVGBE_PRXF01_PREFETCHCOMMAND0(c) (((c) & 0xffff) << 0) xxxx 5329745ea12Skiyohara #define MVGBE_PRXF01_PREFETCHCOMMAND1(c) (((c) & 0xffff) << 16) xxxx 5339745ea12Skiyohara 5349745ea12Skiyohara /* Port RX queues Descriptors Queue Size (MVGBE_PRXDQS) */ 5359745ea12Skiyohara #define MVGBE_PRXDQS_DESCRIPTORSQUEUESIZE(s) (((s) & 0x0003fff) << 0) 5369745ea12Skiyohara #define MVGBE_PRXDQS_BUFFERSIZE(s) (((s) & 0xfff80000) << 19) 5379745ea12Skiyohara 5389745ea12Skiyohara /* Port RX queues Descriptors Queue Threshold (MVGBE_PRXDQTH) */ 5399745ea12Skiyohara /* Occupied Descriptors Threshold */ 5409745ea12Skiyohara #define MVGBE_PRXDQTH_ODT(x) (((x) & 0x3fff) << 0) 5419745ea12Skiyohara /* Non Occupied Descriptors Threshold */ 5429745ea12Skiyohara #define MVGBE_PRXDQTH_NODT(x) (((x) & 0x3fff) << 16) 5439745ea12Skiyohara 5449745ea12Skiyohara /* Port RX queues Status (MVGBE_PRXS) */ 5459745ea12Skiyohara /* Occupied Descriptors Counter */ 5469745ea12Skiyohara #define MVGBE_PRXS_ODC(x) (((x) & 0x3fff) << 0) 5479745ea12Skiyohara /* Non Occupied Descriptors Counter */ 5489745ea12Skiyohara #define MVGBE_PRXS_NODC(x) (((x) & 0x3fff) << 16) 5499745ea12Skiyohara 5509745ea12Skiyohara /* Port RX queues Status Update (MVGBE_PRXSU) */ 5519745ea12Skiyohara #define MVGBE_PRXSU_NOOFPROCESSEDDESCRIPTORS(x) (((x) & 0xff) << 0) 5529745ea12Skiyohara #define MVGBE_PRXSU_NOOFNEWDESCRIPTORS(x) (((x) & 0xff) << 16) 5539745ea12Skiyohara 5549745ea12Skiyohara /* Port RX Flow Control (MVGBE_PRXFC) */ 5559745ea12Skiyohara #define MVGBE_PRXFC_PERPRIOFCGENCONTROL (1 << 0) 5569745ea12Skiyohara #define MVGBE_PRXFC_TXPAUSECONTROL (1 << 1) 5579745ea12Skiyohara 5589745ea12Skiyohara /* Port RX_TX Pause (MVGBE_PRXTXP) */ 5599745ea12Skiyohara #define MVGBE_PRXTXP_TXPAUSE(x) ((x) & 0xff) 5609745ea12Skiyohara 5619745ea12Skiyohara /* Port RX Flow Control Generation (MVGBE_PRXFCG) */ 5629745ea12Skiyohara #define MVGBE_PRXFCG_PERPRIOFCGENDATA (1 << 0) 5639745ea12Skiyohara #define MVGBE_PRXFCG_PERPRIOFCGENQNO(x) (((x) & 0x7) << 4) 5649745ea12Skiyohara 5659745ea12Skiyohara /* Port RX Initialization (MVGBE_PRXINIT) */ 5669745ea12Skiyohara #define MVGBE_PRXINIT_RXDMAINIT (1 << 0) 5679745ea12Skiyohara 5689745ea12Skiyohara /* TX Number of New Bytes (MVGBE_TXNB) */ 5699745ea12Skiyohara #define MVGBE_TXNB_NOOFNEWBYTES(b) (((b) & 0xffff) << 0) 5709745ea12Skiyohara #define MVGBE_TXNB_PKTQNO(q) (((q) & 0x7) << 28) 5719745ea12Skiyohara #define MVGBE_TXNB_PKTCOLOR (1 << 31) 5729745ea12Skiyohara 5739745ea12Skiyohara /* Port TX queues Descriptors Queue Size (MVGBE_PTXDQS) */ 5749745ea12Skiyohara /* Descriptors Queue Size */ 5759745ea12Skiyohara #define MVGBE_PTXDQS_DQS(x) (((x) & 0x3fff) << 0) 5769745ea12Skiyohara /* Transmitted Buffer Threshold */ 5779745ea12Skiyohara #define MVGBE_PTXDQS_TBT(x) (((x) & 0x3fff) << 16) 5789745ea12Skiyohara 5799745ea12Skiyohara /* Port TX queues Status (MVGBE_PTXS) */ 5809745ea12Skiyohara /* Pending Descriptors Counter */ 5819745ea12Skiyohara #define MVGBE_PTXDQS_PDC(x) (((x) & 0x3fff) << 0) 5829745ea12Skiyohara /* Transmitted Buffer Counter */ 5839745ea12Skiyohara #define MVGBE_PTXS_TBC(x) (((x) & 0x3fff) << 16) 5849745ea12Skiyohara 5859745ea12Skiyohara /* Port TX queues Status Update (MVGBE_PTXSU) */ 586*34908c48Sandvar /* Number Of Written Descriptors */ 5879745ea12Skiyohara #define MVGBE_PTXSU_NOWD(x) (((x) & 0xff) << 0) 5889745ea12Skiyohara /* Number Of Released Buffers */ 5899745ea12Skiyohara #define MVGBE_PTXSU_NORB(x) (((x) & 0xff) << 16) 5909745ea12Skiyohara 5919745ea12Skiyohara /* TX Transmitted Buffers Counter (MVGBE_TXTBC) */ 5929745ea12Skiyohara /* Transmitted Buffers Counter */ 5939745ea12Skiyohara #define MVGBE_TXTBC_TBC(x) (((x) & 0x3fff) << 16) 5949745ea12Skiyohara 5959745ea12Skiyohara /* Port TX Initialization (MVGBE_PTXINIT) */ 5969745ea12Skiyohara #define MVGBE_PTXINIT_TXDMAINIT (1 << 0) 5979745ea12Skiyohara 5989745ea12Skiyohara /* Marvell Header (MVGBE_MH) */ 5999745ea12Skiyohara #define MVGBE_MH_MHEN (1 << 0) 6009745ea12Skiyohara #define MVGBE_MH_DAPREFIX (0x3 << 1) 6019745ea12Skiyohara #define MVGBE_MH_SPID (0xf << 4) 6029745ea12Skiyohara #define MVGBE_MH_MHMASK (0x3 << 8) 6039745ea12Skiyohara #define MVGBE_MH_MHMASK_8QUEUES (0x0 << 8) 6049745ea12Skiyohara #define MVGBE_MH_MHMASK_4QUEUES (0x1 << 8) 6059745ea12Skiyohara #define MVGBE_MH_MHMASK_2QUEUES (0x3 << 8) 6069745ea12Skiyohara #define MVGBE_MH_DSAEN_MASK (0x3 << 10) 6079745ea12Skiyohara #define MVGBE_MH_DSAEN_DISABLE (0x0 << 10) 6089745ea12Skiyohara #define MVGBE_MH_DSAEN_NONEXTENDED (0x1 << 10) 6099745ea12Skiyohara #define MVGBE_MH_DSAEN_EXTENDED (0x2 << 10) 6109745ea12Skiyohara 6119745ea12Skiyohara /* Port Auto-Negotiation Configuration (MVGBE_PANC) */ 6129745ea12Skiyohara #define MVGBE_PANC_FORCELINKFAIL (1 << 0) 6139745ea12Skiyohara #define MVGBE_PANC_FORCELINKPASS (1 << 1) 6149745ea12Skiyohara #define MVGBE_PANC_INBANDANEN (1 << 2) 6159745ea12Skiyohara #define MVGBE_PANC_INBANDANBYPASSEN (1 << 3) 6169745ea12Skiyohara #define MVGBE_PANC_INBANDRESTARTAN (1 << 4) 6179745ea12Skiyohara #define MVGBE_PANC_SETMIISPEED (1 << 5) 6189745ea12Skiyohara #define MVGBE_PANC_SETGMIISPEED (1 << 6) 6199745ea12Skiyohara #define MVGBE_PANC_ANSPEEDEN (1 << 7) 6209745ea12Skiyohara #define MVGBE_PANC_SETFCEN (1 << 8) 6219745ea12Skiyohara #define MVGBE_PANC_PAUSEADV (1 << 9) 6229745ea12Skiyohara #define MVGBE_PANC_ANFCEN (1 << 11) 6239745ea12Skiyohara #define MVGBE_PANC_SETFULLDX (1 << 12) 6249745ea12Skiyohara #define MVGBE_PANC_ANDUPLEXEN (1 << 13) 6259745ea12Skiyohara #define MVGBE_PANC_RESERVED (1 << 15) 6269745ea12Skiyohara 6279745ea12Skiyohara /* Port MAC Control 0 (MVGBE_PMACC0) */ 6289745ea12Skiyohara #define MVGBE_PMACC0_PORTEN (1 << 0) 6299745ea12Skiyohara #define MVGBE_PMACC0_PORTTYPE (1 << 1) 6309745ea12Skiyohara #define MVGBE_PMACC0_FRAMESIZELIMIT(x) ((((x) >> 1) & 0x7ffc) << 2) 6319745ea12Skiyohara #define MVGBE_PMACC0_RESERVED (1 << 15) 6329745ea12Skiyohara 6339745ea12Skiyohara /* Port MAC Control 1 (MVGBE_PMACC1) */ 6349745ea12Skiyohara #define MVGBE_PMACC1_PCSLB (1 << 6) 6359745ea12Skiyohara 6369745ea12Skiyohara /* Port MAC Control 2 (MVGBE_PMACC2) */ 6379745ea12Skiyohara #define MVGBE_PMACC2_PCSEN (1 << 3) 6389745ea12Skiyohara #define MVGBE_PMACC2_RGMIIEN (1 << 4) 6399745ea12Skiyohara #define MVGBE_PMACC2_PADDINGDIS (1 << 5) 6409745ea12Skiyohara #define MVGBE_PMACC2_PORTMACRESET (1 << 6) 6419745ea12Skiyohara #define MVGBE_PMACC2_PRBSCHECKEN (1 << 10) 6429745ea12Skiyohara #define MVGBE_PMACC2_PRBSGENEN (1 << 11) 6439745ea12Skiyohara #define MVGBE_PMACC2_SDTT_MASK (3 << 12) /* Select Data To Transmit */ 6449745ea12Skiyohara #define MVGBE_PMACC2_SDTT_RM (0 << 12) /* Regular Mode */ 6459745ea12Skiyohara #define MVGBE_PMACC2_SDTT_PRBS (1 << 12) /* PRBS Mode */ 6469745ea12Skiyohara #define MVGBE_PMACC2_SDTT_ZC (2 << 12) /* Zero Constant */ 6479745ea12Skiyohara #define MVGBE_PMACC2_SDTT_OC (3 << 12) /* One Constant */ 6489745ea12Skiyohara #define MVGBE_PMACC2_RESERVED (3 << 14) 6499745ea12Skiyohara 6509745ea12Skiyohara /* Port MAC Control 3 (MVGBE_PMACC3) */ 6519745ea12Skiyohara #define MVGBE_PMACC3_IPG_MASK 0x7f80 6529745ea12Skiyohara 6539745ea12Skiyohara /* Port Interrupt Cause/Mask (MVGBE_PIC_2/MVGBE_PIM_2) */ 6549745ea12Skiyohara #define MVGBE_PI_2_INTSUM (1 << 0) 6559745ea12Skiyohara #define MVGBE_PI_2_LSC (1 << 1) /* LinkStatus Change */ 6569745ea12Skiyohara #define MVGBE_PI_2_ACOP (1 << 2) /* AnCompleted OnPort */ 6579745ea12Skiyohara #define MVGBE_PI_2_AOOR (1 << 5) /* AddressOut Of Range */ 6589745ea12Skiyohara #define MVGBE_PI_2_SSC (1 << 6) /* SyncStatus Change */ 6599745ea12Skiyohara #define MVGBE_PI_2_PRBSEOP (1 << 7) /* QSGMII PRBS error */ 6609745ea12Skiyohara #define MVGBE_PI_2_MIBCWA (1 << 15) /* MIB counter wrap around */ 6619745ea12Skiyohara #define MVGBE_PI_2_QSGMIIPRBSE (1 << 10) /* QSGMII PRBS error */ 6629745ea12Skiyohara #define MVGBE_PI_2_PCSRXPRLPI (1 << 11) /* PCS Rx path received LPI*/ 6639745ea12Skiyohara #define MVGBE_PI_2_PCSTXPRLPI (1 << 12) /* PCS Tx path received LPI*/ 6649745ea12Skiyohara #define MVGBE_PI_2_MACRXPRLPI (1 << 13) /* MAC Rx path received LPI*/ 6659745ea12Skiyohara #define MVGBE_PI_2_MIBCCD (1 << 14) /* MIB counters copy done */ 6669745ea12Skiyohara 6679745ea12Skiyohara /* LPI Control 0 (MVGBE_LPIC0) */ 6689745ea12Skiyohara #define MVGBE_LPIC0_LILIMIT(x) (((x) & 0xff) << 0) 6699745ea12Skiyohara #define MVGBE_LPIC0_TSLIMIT(x) (((x) & 0xff) << 8) 6709745ea12Skiyohara 6719745ea12Skiyohara /* LPI Control 1 (MVGBE_LPIC1) */ 6729745ea12Skiyohara #define MVGBE_LPIC1_LPIRE (1 << 0) /* LPI request enable */ 6739745ea12Skiyohara #define MVGBE_LPIC1_LPIRF (1 << 1) /* LPI request force */ 6749745ea12Skiyohara #define MVGBE_LPIC1_LPIMM (1 << 2) /* LPI manual mode */ 6759745ea12Skiyohara #define MVGBE_LPIC1_TWLIMIT (((x) & 0xfff) << 4) 6769745ea12Skiyohara 6779745ea12Skiyohara /* LPI Status (MVGBE_LPIS) */ 6789745ea12Skiyohara #define MVGBE_LPIS_PCSRXPLPIS (1 << 0) /* PCS Rx path LPI status */ 6799745ea12Skiyohara #define MVGBE_LPIS_PCSTXPLPIS (1 << 1) /* PCS Tx path LPI status */ 6809745ea12Skiyohara #define MVGBE_LPIS_MACRXPLPIS (1 << 2)/* MAC Rx path LP idle status */ 6819745ea12Skiyohara #define MVGBE_LPIS_MACTXPLPWS (1 << 3)/* MAC Tx path LP wait status */ 6829745ea12Skiyohara #define MVGBE_LPIS_MACTXPLPIS (1 << 4)/* MAC Tx path LP idle status */ 6839745ea12Skiyohara 6849745ea12Skiyohara /* Port PRBS Status (MVGBE_PPRBSS) */ 6859745ea12Skiyohara #define MVGBE_PPRBSS_PRBSCHECKLOCKED (1 << 0) 6869745ea12Skiyohara #define MVGBE_PPRBSS_PRBSCHECKRDY (1 << 1) 6879745ea12Skiyohara 6889745ea12Skiyohara /* Port Status 0 (MVGBE_PS0) */ 6899745ea12Skiyohara #define MVGBE_PS0_LINKUP (1 << 0) 6909745ea12Skiyohara #define MVGBE_PS0_GMIISPEED (1 << 1) 6919745ea12Skiyohara #define MVGBE_PS0_MIISPEED (1 << 2) 6929745ea12Skiyohara #define MVGBE_PS0_FULLDX (1 << 3) 6939745ea12Skiyohara #define MVGBE_PS0_RXFCEN (1 << 4) 6949745ea12Skiyohara #define MVGBE_PS0_TXFCEN (1 << 5) 6959745ea12Skiyohara #define MVGBE_PS0_PRP (1 << 6) /* Port Rx Pause */ 6969745ea12Skiyohara #define MVGBE_PS0_PTP (1 << 7) /* Port Tx Pause */ 6979745ea12Skiyohara #define MVGBE_PS0_PDP (1 << 8) /*Port is Doing Back-Pressure*/ 6989745ea12Skiyohara #define MVGBE_PS0_SYNCFAIL10MS (1 << 10) 6999745ea12Skiyohara #define MVGBE_PS0_ANDONE (1 << 11) 7009745ea12Skiyohara #define MVGBE_PS0_IBANBA (1 << 12) /* InBand AutoNeg BypassAct */ 7019745ea12Skiyohara #define MVGBE_PS0_SYNCOK (1 << 14) 7029745ea12Skiyohara 7039745ea12Skiyohara /* Port CPUn to Queue (MVGBE_PCP2Q) */ 7049745ea12Skiyohara #define MVGBE_PCP2Q_RXQAE(q) (1 << ((q) + << 0))/*QueueAccessEnable*/ 7059745ea12Skiyohara #define MVGBE_PCP2Q_TXQAE(q) (1 << ((q) + << 8))/*QueueAccessEnable*/ 7069745ea12Skiyohara 7079745ea12Skiyohara /* Port RX_TX Threshold Interrupt Cause/Mask (MVGBE_PRXTXTIC/MVGBE_PRXTXTIM) */ 7089745ea12Skiyohara #define MVGBE_PRXTXTI_TBTCQ(q) (1 << ((q) + 0)) 7099745ea12Skiyohara #define MVGBE_PRXTXTI_RBICTAPQ(q) (1 << ((q) + 8)) 7109745ea12Skiyohara #define MVGBE_PRXTXTI_RDTAQ(q) (1 << ((q) + 16)) 7119745ea12Skiyohara #define MVGBE_PRXTXTI_PRXTXICSUMMARY (1 << 29) 7129745ea12Skiyohara #define MVGBE_PRXTXTI_PTXERRORSUMMARY (1 << 30) 7139745ea12Skiyohara #define MVGBE_PRXTXTI_PMISCICSUMMARY (1 << 31) 7149745ea12Skiyohara 7159745ea12Skiyohara /* Port RX_TX Interrupt Cause/Mask (MVGBE_PRXTXIC/MVGBE_PRXTXIM) */ 7169745ea12Skiyohara #define MVGBE_PRXTXI_TBRQ(q) (1 << ((q) + 0)) 7179745ea12Skiyohara #define MVGBE_PRXTXI_RPQ(q) (1 << ((q) + 8)) 7189745ea12Skiyohara #define MVGBE_PRXTXI_RREQ(q) (1 << ((q) + 16)) 7199745ea12Skiyohara #define MVGBE_PRXTXI_PRXTXTHICSUMMARY (1 << 29) 7209745ea12Skiyohara #define MVGBE_PRXTXI_PTXERRORSUMMARY (1 << 30) 7219745ea12Skiyohara #define MVGBE_PRXTXI_PMISCICSUMMARY (1 << 31) 7229745ea12Skiyohara 7239745ea12Skiyohara /* Port Misc Interrupt Cause/Mask (MVGBE_PMIC/MVGBE_PMIM) */ 7249745ea12Skiyohara #define MVGBE_PMI_PHYSTATUSCHNG (1 << 0) 7259745ea12Skiyohara #define MVGBE_PMI_LINKCHANGE (1 << 1) 7269745ea12Skiyohara #define MVGBE_PMI_PTP (1 << 4) 7279745ea12Skiyohara #define MVGBE_PMI_PME (1 << 6) /* Packet Modification Error */ 7289745ea12Skiyohara #define MVGBE_PMI_IAE (1 << 7) /* Internal Address Error */ 7299745ea12Skiyohara #define MVGBE_PMI_RXOVERRUN (1 << 8) 7309745ea12Skiyohara #define MVGBE_PMI_RXCRCERROR (1 << 9) 7319745ea12Skiyohara #define MVGBE_PMI_RXLARGEPACKET (1 << 10) 7329745ea12Skiyohara #define MVGBE_PMI_TXUNDRN (1 << 11) 7339745ea12Skiyohara #define MVGBE_PMI_PRBSERROR (1 << 12) 7349745ea12Skiyohara #define MVGBE_PMI_SRSE (1 << 14) /* SerdesRealignSyncError */ 7359745ea12Skiyohara #define MVGBE_PMI_RNBTP(q) (1 << ((q) + 16)) /* RxNoBuffersToPool*/ 7369745ea12Skiyohara #define MVGBE_PMI_TREQ(q) (1 << ((q) + 24)) /* TxResourceErrorQ */ 7379745ea12Skiyohara 7389745ea12Skiyohara /* Port Interrupt Enable (MVGBE_PIE) */ 7399745ea12Skiyohara #define MVGBE_PIE_RXPKTINTRPTENB(q) (1 << ((q) + 0)) 7409745ea12Skiyohara #define MVGBE_PIE_TXPKTINTRPTENB(q) (1 << ((q) + 8)) 7419745ea12Skiyohara 7429745ea12Skiyohara /* Power and PLL Control (MVGBE_PPLLC) */ 7439745ea12Skiyohara #define MVGBE_PPLLC_REF_FREF_SEL_MASK (0xf << 0) 7449745ea12Skiyohara #define MVGBE_PPLLC_PHY_MODE_MASK (7 << 5) 7459745ea12Skiyohara #define MVGBE_PPLLC_PHY_MODE_SATA (0 << 5) 7469745ea12Skiyohara #define MVGBE_PPLLC_PHY_MODE_SAS (1 << 5) 7479745ea12Skiyohara #define MVGBE_PPLLC_PLL_LOCK (1 << 8) 7489745ea12Skiyohara #define MVGBE_PPLLC_PU_DFE (1 << 10) 7499745ea12Skiyohara #define MVGBE_PPLLC_PU_TX_INTP (1 << 11) 7509745ea12Skiyohara #define MVGBE_PPLLC_PU_TX (1 << 12) 7519745ea12Skiyohara #define MVGBE_PPLLC_PU_RX (1 << 13) 7529745ea12Skiyohara #define MVGBE_PPLLC_PU_PLL (1 << 14) 7539745ea12Skiyohara 7549745ea12Skiyohara /* Digital Loopback Enable (MVGBE_DLE) */ 7559745ea12Skiyohara #define MVGBE_DLE_LOCAL_SEL_BITS_MASK (3 << 10) 7569745ea12Skiyohara #define MVGBE_DLE_LOCAL_SEL_BITS_10BITS (0 << 10) 7579745ea12Skiyohara #define MVGBE_DLE_LOCAL_SEL_BITS_20BITS (1 << 10) 7589745ea12Skiyohara #define MVGBE_DLE_LOCAL_SEL_BITS_40BITS (2 << 10) 7599745ea12Skiyohara #define MVGBE_DLE_LOCAL_RXPHER_TO_TX_EN (1 << 12) 7609745ea12Skiyohara #define MVGBE_DLE_LOCAL_ANA_TX2RX_LPBK_EN (1 << 13) 7619745ea12Skiyohara #define MVGBE_DLE_LOCAL_DIG_TX2RX_LPBK_EN (1 << 14) 7629745ea12Skiyohara #define MVGBE_DLE_LOCAL_DIG_RX2TX_LPBK_EN (1 << 15) 7639745ea12Skiyohara 7649745ea12Skiyohara /* Reference Clock Select (MVGBE_RCS) */ 7659745ea12Skiyohara #define MVGBE_RCS_REFCLK_SEL (1 << 10) 7669745ea12Skiyohara 7679745ea12Skiyohara 768e4302827Sjakllsch /* 769e4302827Sjakllsch * Set the chip's packet size limit to 9022. 770e4302827Sjakllsch * (ETHER_MAX_LEN_JUMBO + ETHER_VLAN_ENCAP_LEN) 771e4302827Sjakllsch */ 772e4302827Sjakllsch #define MVGBE_MRU 9022 7733224e25aSkiyohara 77404c8bb64Smsaitoh #define MVGBE_RXBUF_ALIGN 32 /* Cache line size */ 775e4302827Sjakllsch #define MVGBE_RXBUF_MASK (MVGBE_RXBUF_ALIGN - 1) 7763224e25aSkiyohara #define MVGBE_HWHEADER_SIZE 2 7773224e25aSkiyohara 7783224e25aSkiyohara 7793224e25aSkiyohara /* 7803224e25aSkiyohara * DMA descriptors 781e4302827Sjakllsch * Despite the documentation saying these descriptors only need to be 782*34908c48Sandvar * aligned to 16-byte boundaries, 32-byte alignment seems to be required 783e4302827Sjakllsch * by the hardware. We'll just pad them out to that to make it easier. 7843224e25aSkiyohara */ 7853224e25aSkiyohara struct mvgbe_tx_desc { 786f63a3328Srin #ifdef MVGBE_BIG_ENDIAN 7873224e25aSkiyohara uint16_t bytecnt; /* Descriptor buffer byte count */ 7883224e25aSkiyohara uint16_t l4ichk; /* CPU provided TCP Checksum */ 7893224e25aSkiyohara uint32_t cmdsts; /* Descriptor command status */ 7903224e25aSkiyohara uint32_t nextdescptr; /* Next descriptor pointer */ 7913224e25aSkiyohara uint32_t bufptr; /* Descriptor buffer pointer */ 792f63a3328Srin #else 7933224e25aSkiyohara uint32_t cmdsts; /* Descriptor command status */ 7943224e25aSkiyohara uint16_t l4ichk; /* CPU provided TCP Checksum */ 7953224e25aSkiyohara uint16_t bytecnt; /* Descriptor buffer byte count */ 7963224e25aSkiyohara uint32_t bufptr; /* Descriptor buffer pointer */ 7973224e25aSkiyohara uint32_t nextdescptr; /* Next descriptor pointer */ 7983224e25aSkiyohara #endif 799e4302827Sjakllsch uint32_t _padding[4]; 8003224e25aSkiyohara } __packed; 8013224e25aSkiyohara 8023224e25aSkiyohara struct mvgbe_rx_desc { 803f63a3328Srin #ifdef MVGBE_BIG_ENDIAN 8043224e25aSkiyohara uint16_t bytecnt; /* Descriptor buffer byte count */ 8053224e25aSkiyohara uint16_t bufsize; /* Buffer size */ 8063224e25aSkiyohara uint32_t cmdsts; /* Descriptor command status */ 8073224e25aSkiyohara uint32_t nextdescptr; /* Next descriptor pointer */ 8083224e25aSkiyohara uint32_t bufptr; /* Descriptor buffer pointer */ 809f63a3328Srin #else 8103224e25aSkiyohara uint32_t cmdsts; /* Descriptor command status */ 8113224e25aSkiyohara uint16_t bufsize; /* Buffer size */ 8123224e25aSkiyohara uint16_t bytecnt; /* Descriptor buffer byte count */ 8133224e25aSkiyohara uint32_t bufptr; /* Descriptor buffer pointer */ 8143224e25aSkiyohara uint32_t nextdescptr; /* Next descriptor pointer */ 8153224e25aSkiyohara #endif 816e4302827Sjakllsch uint32_t _padding[4]; 8173224e25aSkiyohara } __packed; 8183224e25aSkiyohara 8193224e25aSkiyohara #define MVGBE_ERROR_SUMMARY (1 << 0) 8203224e25aSkiyohara #define MVGBE_BUFFER_OWNED_MASK (1 << 31) 8213224e25aSkiyohara #define MVGBE_BUFFER_OWNED_BY_HOST (0 << 31) 8223224e25aSkiyohara #define MVGBE_BUFFER_OWNED_BY_DMA (1 << 31) 8233224e25aSkiyohara 8243224e25aSkiyohara #define MVGBE_TX_ERROR_CODE_MASK (3 << 1) 8253224e25aSkiyohara #define MVGBE_TX_LATE_COLLISION_ERROR (0 << 1) 8263224e25aSkiyohara #define MVGBE_TX_UNDERRUN_ERROR (1 << 1) 8273224e25aSkiyohara #define MVGBE_TX_EXCESSIVE_COLLISION_ERRO (2 << 1) 8283224e25aSkiyohara #define MVGBE_TX_LLC_SNAP_FORMAT (1 << 9) 8293224e25aSkiyohara #define MVGBE_TX_IP_NO_FRAG (1 << 10) 8303224e25aSkiyohara #define MVGBE_TX_IP_HEADER_LEN(len) ((len) << 11) 8313224e25aSkiyohara #define MVGBE_TX_VLAN_TAGGED_FRAME (1 << 15) 8323224e25aSkiyohara #define MVGBE_TX_L4_TYPE_TCP (0 << 16) 8333224e25aSkiyohara #define MVGBE_TX_L4_TYPE_UDP (1 << 16) 8343224e25aSkiyohara #define MVGBE_TX_GENERATE_L4_CHKSUM (1 << 17) 8353224e25aSkiyohara #define MVGBE_TX_GENERATE_IP_CHKSUM (1 << 18) 8363224e25aSkiyohara #define MVGBE_TX_ZERO_PADDING (1 << 19) 8373224e25aSkiyohara #define MVGBE_TX_LAST_DESC (1 << 20) 8383224e25aSkiyohara #define MVGBE_TX_FIRST_DESC (1 << 21) 8393224e25aSkiyohara #define MVGBE_TX_GENERATE_CRC (1 << 22) 8403224e25aSkiyohara #define MVGBE_TX_ENABLE_INTERRUPT (1 << 23) 8413224e25aSkiyohara #define MVGBE_TX_AUTO_MODE (1 << 30) 8423224e25aSkiyohara 8433224e25aSkiyohara #define MVGBE_RX_ERROR_CODE_MASK (3 << 1) 8443224e25aSkiyohara #define MVGBE_RX_CRC_ERROR (0 << 1) 8453224e25aSkiyohara #define MVGBE_RX_OVERRUN_ERROR (1 << 1) 8463224e25aSkiyohara #define MVGBE_RX_MAX_FRAME_LEN_ERROR (2 << 1) 8473224e25aSkiyohara #define MVGBE_RX_RESOURCE_ERROR (3 << 1) 8483224e25aSkiyohara #define MVGBE_RX_L4_CHECKSUM_MASK (0xffff << 3) 8493224e25aSkiyohara #define MVGBE_RX_VLAN_TAGGED_FRAME (1 << 19) 8503224e25aSkiyohara #define MVGBE_RX_BPDU_FRAME (1 << 20) 8513224e25aSkiyohara #define MVGBE_RX_L4_TYPE_MASK (3 << 21) 8523224e25aSkiyohara #define MVGBE_RX_L4_TYPE_TCP (0 << 21) 8533224e25aSkiyohara #define MVGBE_RX_L4_TYPE_UDP (1 << 21) 8543224e25aSkiyohara #define MVGBE_RX_L4_TYPE_OTHER (2 << 21) 8553224e25aSkiyohara #define MVGBE_RX_NOT_LLC_SNAP_FORMAT (1 << 23) 8563224e25aSkiyohara #define MVGBE_RX_IP_FRAME_TYPE (1 << 24) 8573224e25aSkiyohara #define MVGBE_RX_IP_HEADER_OK (1 << 25) 8583224e25aSkiyohara #define MVGBE_RX_LAST_DESC (1 << 26) 8593224e25aSkiyohara #define MVGBE_RX_FIRST_DESC (1 << 27) 8603224e25aSkiyohara #define MVGBE_RX_UNKNOWN_DA (1 << 28) 8613224e25aSkiyohara #define MVGBE_RX_ENABLE_INTERRUPT (1 << 29) 86205a67a38Smsaitoh #define MVGBE_RX_L4_CHECKSUM_OK (1 << 30) 8633224e25aSkiyohara 864cfbd580dSmsaitoh #define MVGBE_RX_IP_FRAGMENT (1 << 2) 865cfbd580dSmsaitoh 8663224e25aSkiyohara #endif /* _MVGEREG_H_ */ 867