1*33ff1f69Sjoerg /* $NetBSD: gtsdmareg.h,v 1.6 2016/01/15 12:09:15 joerg Exp $ */ 2ff2281b4Smatt 3ff2281b4Smatt /* 4ff2281b4Smatt * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc. 5ff2281b4Smatt * All rights reserved. 6ff2281b4Smatt * 7ff2281b4Smatt * Redistribution and use in source and binary forms, with or without 8ff2281b4Smatt * modification, are permitted provided that the following conditions 9ff2281b4Smatt * are met: 10ff2281b4Smatt * 1. Redistributions of source code must retain the above copyright 11ff2281b4Smatt * notice, this list of conditions and the following disclaimer. 12ff2281b4Smatt * 2. Redistributions in binary form must reproduce the above copyright 13ff2281b4Smatt * notice, this list of conditions and the following disclaimer in the 14ff2281b4Smatt * documentation and/or other materials provided with the distribution. 15ff2281b4Smatt * 3. All advertising materials mentioning features or use of this software 16ff2281b4Smatt * must display the following acknowledgement: 17ff2281b4Smatt * This product includes software developed for the NetBSD Project by 18ff2281b4Smatt * Allegro Networks, Inc., and Wasabi Systems, Inc. 19ff2281b4Smatt * 4. The name of Allegro Networks, Inc. may not be used to endorse 20ff2281b4Smatt * or promote products derived from this software without specific prior 21ff2281b4Smatt * written permission. 22ff2281b4Smatt * 5. The name of Wasabi Systems, Inc. may not be used to endorse 23ff2281b4Smatt * or promote products derived from this software without specific prior 24ff2281b4Smatt * written permission. 25ff2281b4Smatt * 26ff2281b4Smatt * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND 27ff2281b4Smatt * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, 28ff2281b4Smatt * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY 29ff2281b4Smatt * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 30ff2281b4Smatt * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC. 31ff2281b4Smatt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 32ff2281b4Smatt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 33ff2281b4Smatt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 34ff2281b4Smatt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 35ff2281b4Smatt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 36ff2281b4Smatt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 37ff2281b4Smatt * POSSIBILITY OF SUCH DAMAGE. 38ff2281b4Smatt */ 39ff2281b4Smatt 40ff2281b4Smatt /* 41ff2281b4Smatt * gtsdmareg.h - register defines for GT-64260 SDMA 42ff2281b4Smatt * 43ff2281b4Smatt * creation Sun Apr 8 20:22:51 PDT 2001 cliff 44ff2281b4Smatt */ 45ff2281b4Smatt 46ff2281b4Smatt #ifndef _GTSDMAREG_H 47ff2281b4Smatt #define _GTSDMAREG_H 48ff2281b4Smatt 49a748aedcSkiyohara #define GTSDMA_BASE(u) ((u) == 0 ? 0x4000 : 0x6000) 50a748aedcSkiyohara #define GTSDMA_SIZE 0x1000 51a748aedcSkiyohara 52ff2281b4Smatt /******************************************************************************* 53ff2281b4Smatt * 54ff2281b4Smatt * SDMA register address offsets relative to the base mapping 55ff2281b4Smatt */ 56a748aedcSkiyohara #define SDMA_SDC 0x000 /* SDMA Configuration Register */ 57a748aedcSkiyohara #define SDMA_SDCM 0x008 /* SDMA Command Register */ 58a748aedcSkiyohara #define SDMA_SCRDP 0x810 /* SDMA Current RX Desc. Pointer */ 59a748aedcSkiyohara #define SDMA_SCTDP 0xc10 /* SDMA Current TX Desc. Pointer */ 60a748aedcSkiyohara #define SDMA_SFTDP 0xc14 /* SDMA First TX Desc. Pointer */ 61a748aedcSkiyohara 62ff2281b4Smatt #define SDMA_ICAUSE 0xb800 /* Interrupt Cause Register */ 63ff2281b4Smatt #define SDMA_IMASK 0xb880 /* Interrupt Mask Register */ 64ff2281b4Smatt 65ff2281b4Smatt 66ff2281b4Smatt /******************************************************************************* 67ff2281b4Smatt * 68ff2281b4Smatt * SDMA register values and bit definitions 69ff2281b4Smatt */ 70ff2281b4Smatt /* 71ff2281b4Smatt * SDMA Configuration Register 72ff2281b4Smatt */ 73*33ff1f69Sjoerg #define SDMA_SDC_RFT __BIT(0) /* RX FIFO Threshold */ 74*33ff1f69Sjoerg #define SDMA_SDC_SFM __BIT(1) /* Single Frame Mode */ 75*33ff1f69Sjoerg #define SDMA_SDC_RC_MASK __BITS(5,2) /* Re-TX count */ 76ff2281b4Smatt #define SDMA_SDC_RC_SHIFT 2 77*33ff1f69Sjoerg #define SDMA_SDC_BLMR __BIT(6) /* RX Big=0 Lil=1 Endian mode */ 78*33ff1f69Sjoerg #define SDMA_SDC_BLMT __BIT(7) /* TX Big=0 Lil=1 Endian mode */ 79*33ff1f69Sjoerg #define SDMA_SDC_POVR __BIT(8) /* PCI Override */ 80*33ff1f69Sjoerg #define SDMA_SDC_RIFB __BIT(9) /* RX Intr on Frame boundaries */ 81*33ff1f69Sjoerg #define SDMA_SDC_RESa __BITS(11,10) 82*33ff1f69Sjoerg #define SDMA_SDC_BSZ_MASK __BITS(13,12) /* Maximum Burst Size */ 83ff2281b4Smatt #define SDMA_SDC_BSZ_1x64 (0 << 12) /* 1 64 bit word */ 84ff2281b4Smatt #define SDMA_SDC_BSZ_2x64 (1 << 12) /* 2 64 bit words */ 85ff2281b4Smatt #define SDMA_SDC_BSZ_4x64 (2 << 12) /* 4 64 bit words */ 86ff2281b4Smatt #define SDMA_SDC_BSZ_8x64 (3 << 12) /* 8 64 bit words */ 87*33ff1f69Sjoerg #define SDMA_SDC_RESb __BITS(31,14) 88ff2281b4Smatt #define SDMA_SDC_RES (SDMA_SDC_RESa|SDMA_SDC_RESb) 89ff2281b4Smatt /* 90ff2281b4Smatt * SDMA Command Register 91ff2281b4Smatt */ 92*33ff1f69Sjoerg #define SDMA_SDCM_RESa __BITS(6,0) 93*33ff1f69Sjoerg #define SDMA_SDCM_ERD __BIT(7) /* Enable RX DMA */ 94*33ff1f69Sjoerg #define SDMA_SDCM_RESb __BITS(14,8) 95*33ff1f69Sjoerg #define SDMA_SDCM_AR __BIT(15) /* Abort Receive */ 96*33ff1f69Sjoerg #define SDMA_SDCM_STD __BIT(16) /* Stop TX */ 97*33ff1f69Sjoerg #define SDMA_SDCM_RESc __BITS(22,17) 98*33ff1f69Sjoerg #define SDMA_SDCM_TXD __BIT(23) /* TX Demand */ 99*33ff1f69Sjoerg #define SDMA_SDCM_RESd __BITS(30,24) 100*33ff1f69Sjoerg #define SDMA_SDCM_AT __BIT(31) /* Abort TX */ 101ff2281b4Smatt #define SDMA_SDCM_RES \ 102ff2281b4Smatt (SDMA_SDCM_RESa|SDMA_SDCM_RESb|SDMA_SDCM_RESc|SDMA_SDCM_RESd) 103ff2281b4Smatt /* 104ff2281b4Smatt * SDMA Interrupt Cause and Mask Register bits 105ff2281b4Smatt */ 106ff2281b4Smatt #define U__(bits,u) ((bits) << (((u) % 2) * 8)) 107*33ff1f69Sjoerg #define SDMA_INTR_RXBUF(u) U__(__BIT(0),u) /* SDMA #0 Rx Buffer Return */ 108*33ff1f69Sjoerg #define SDMA_INTR_RXERR(u) U__(__BIT(1),u) /* SDMA #0 Rx Error */ 109*33ff1f69Sjoerg #define SDMA_INTR_TXBUF(u) U__(__BIT(2),u) /* SDMA #0 Tx Buffer Return */ 110*33ff1f69Sjoerg #define SDMA_INTR_TXEND(u) U__(__BIT(3),u) /* SDMA #0 Tx End */ 111*33ff1f69Sjoerg #define SDMA_INTR_RESa __BITS(7,4) 112*33ff1f69Sjoerg #define SDMA_INTR_RESb __BITS(31,12) 113ff2281b4Smatt #define SDMA_INTR_RES (SDMA_INTR_RESa|SDMA_INTR_RESb) 114*33ff1f69Sjoerg #define SDMA_U_INTR_MASK(u) U__(__BITS(3,0),u) 115ff2281b4Smatt 116ff2281b4Smatt 117ff2281b4Smatt /******************************************************************************* 118ff2281b4Smatt * 119ff2281b4Smatt * SDMA descriptor structure and definitions 120ff2281b4Smatt */ 121ff2281b4Smatt /* 122ff2281b4Smatt * SDMA descriptor structure used for both TX and RX 123ff2281b4Smatt * the `sdma_csr' and `sdma_cnt' fields differ for RX and TX 124ff2281b4Smatt * `sdma_csr' varies depending on how it is tasked; 125ff2281b4Smatt * see "gtmpscreg.h" for defines on SDMA descriptor CSR values 126ff2281b4Smatt * for MPSC UART mode. Note that pointer fields are physical addrs. 127ff2281b4Smatt */ 128ff2281b4Smatt typedef struct sdma_desc { 129a748aedcSkiyohara uint32_t sdma_cnt; /* size (rx) or shadow (tx) and count */ 130a748aedcSkiyohara uint32_t sdma_csr; /* command/status */ 131a748aedcSkiyohara uint32_t sdma_next; /* next descriptor link */ 132a748aedcSkiyohara uint32_t sdma_bufp; /* buffer pointer */ 133ff2281b4Smatt } sdma_desc_t; 134ff2281b4Smatt 135ff2281b4Smatt #define SDMA_RX_CNT_BCNT_SHIFT 0 /* byte count */ 136*33ff1f69Sjoerg #define SDMA_RX_CNT_BCNT_MASK __BITS(15,0) /* " " */ 137ff2281b4Smatt #define SDMA_RX_CNT_BUFSZ_SHIFT 16 /* buffer size */ 138*33ff1f69Sjoerg #define SDMA_RX_CNT_BUFSZNT_SIZE_MASK __BITS(31,19) /* " " */ 139*33ff1f69Sjoerg #define SDMA_RX_CNT_BUFP_MASK __BITS(31,3) /* buffer pointer */ 140*33ff1f69Sjoerg #define SDMA_RX_CNT_NEXT_MASK __BITS(31,4) /* next desc. pointer */ 141ff2281b4Smatt 142ff2281b4Smatt #define SDMA_TX_CNT_SBC_SHIFT 0 /* shadow byte count */ 143*33ff1f69Sjoerg #define SDMA_TX_CNT_SBC_MASK __BITS(15,0) /* " " " */ 144ff2281b4Smatt #define SDMA_TX_CNT_BCNT_SHIFT 16 /* byte count */ 145*33ff1f69Sjoerg #define SDMA_TX_CNT_BCNT_MASK __BITS(31,16 /* " " */ 146*33ff1f69Sjoerg #define SDMA_TX_CNT_NEXT_MASK __BITS(31,4) /* next desc. pointer */ 147ff2281b4Smatt 148ff2281b4Smatt 149ff2281b4Smatt #endif /* _GTSDMAREG_H */ 150