1*c7fb772bSthorpej /* $NetBSD: gt.c,v 1.30 2021/08/07 16:19:13 thorpej Exp $ */
2ff2281b4Smatt
3ff2281b4Smatt /*
4ff2281b4Smatt * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
5ff2281b4Smatt * All rights reserved.
6ff2281b4Smatt *
7ff2281b4Smatt * Redistribution and use in source and binary forms, with or without
8ff2281b4Smatt * modification, are permitted provided that the following conditions
9ff2281b4Smatt * are met:
10ff2281b4Smatt * 1. Redistributions of source code must retain the above copyright
11ff2281b4Smatt * notice, this list of conditions and the following disclaimer.
12ff2281b4Smatt * 2. Redistributions in binary form must reproduce the above copyright
13ff2281b4Smatt * notice, this list of conditions and the following disclaimer in the
14ff2281b4Smatt * documentation and/or other materials provided with the distribution.
15ff2281b4Smatt * 3. All advertising materials mentioning features or use of this software
16ff2281b4Smatt * must display the following acknowledgement:
17ff2281b4Smatt * This product includes software developed for the NetBSD Project by
18ff2281b4Smatt * Allegro Networks, Inc., and Wasabi Systems, Inc.
19ff2281b4Smatt * 4. The name of Allegro Networks, Inc. may not be used to endorse
20ff2281b4Smatt * or promote products derived from this software without specific prior
21ff2281b4Smatt * written permission.
22ff2281b4Smatt * 5. The name of Wasabi Systems, Inc. may not be used to endorse
23ff2281b4Smatt * or promote products derived from this software without specific prior
24ff2281b4Smatt * written permission.
25ff2281b4Smatt *
26ff2281b4Smatt * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
27ff2281b4Smatt * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
28ff2281b4Smatt * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
29ff2281b4Smatt * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
30ff2281b4Smatt * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
31ff2281b4Smatt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32ff2281b4Smatt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33ff2281b4Smatt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34ff2281b4Smatt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35ff2281b4Smatt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36ff2281b4Smatt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37ff2281b4Smatt * POSSIBILITY OF SUCH DAMAGE.
38ff2281b4Smatt */
39ff2281b4Smatt
40ff2281b4Smatt /*
41ff2281b4Smatt * gt.c -- GT system controller driver
42ff2281b4Smatt */
43ff2281b4Smatt
44365cbd94Slukem #include <sys/cdefs.h>
45*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: gt.c,v 1.30 2021/08/07 16:19:13 thorpej Exp $");
46365cbd94Slukem
47ff2281b4Smatt #include "opt_marvell.h"
48a748aedcSkiyohara #include "gtmpsc.h"
498a73a79aSkiyohara #include "opt_multiprocessor.h"
5025287474Sjmc #include "locators.h"
51ff2281b4Smatt
52ff2281b4Smatt #include <sys/param.h>
53a748aedcSkiyohara #include <sys/bus.h>
54ff2281b4Smatt #include <sys/device.h>
55ff2281b4Smatt #include <sys/kernel.h>
56a748aedcSkiyohara #include <sys/types.h>
57ff2281b4Smatt
58ff2281b4Smatt #include <dev/marvell/gtintrreg.h>
59a748aedcSkiyohara #include <dev/marvell/gtsdmareg.h>
60a748aedcSkiyohara #if NGTMPSC > 0
61a748aedcSkiyohara #include <dev/marvell/gtmpscreg.h>
62a748aedcSkiyohara #include <dev/marvell/gtmpscvar.h>
63a748aedcSkiyohara #endif
64a748aedcSkiyohara #include <dev/marvell/gtpcireg.h>
65a748aedcSkiyohara #include <dev/marvell/gtreg.h>
66ff2281b4Smatt #include <dev/marvell/gtvar.h>
67a748aedcSkiyohara #include <dev/marvell/marvellreg.h>
68a748aedcSkiyohara #include <dev/marvell/marvellvar.h>
69a748aedcSkiyohara
70a748aedcSkiyohara #include <dev/pci/pcireg.h>
71ff2281b4Smatt
72ff2281b4Smatt #if ((GT_MPP_WATCHDOG & 0xf0f0f0f0) != 0)
73ff2281b4Smatt # error /* unqualified: configuration botch! */
74ff2281b4Smatt #endif
75ff2281b4Smatt
76a748aedcSkiyohara #define gt_read(sc,r) bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (r))
77a748aedcSkiyohara #define gt_write(sc,r,v) bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (r), (v))
78a748aedcSkiyohara
79a748aedcSkiyohara
80a748aedcSkiyohara static int gt_cfprint(void *, const char *);
81a748aedcSkiyohara static int gt_cfsearch(device_t, cfdata_t, const int *, void *);
82a748aedcSkiyohara static void gt_attach_peripherals(struct gt_softc *);
83a748aedcSkiyohara
84a748aedcSkiyohara #ifdef GT_DEVBUS
85a748aedcSkiyohara static int gt_devbus_intr(void *);
86ff2281b4Smatt static void gt_devbus_intr_enb(struct gt_softc *);
87a748aedcSkiyohara #endif
88ff2281b4Smatt #ifdef GT_ECC
89a748aedcSkiyohara static int gt_ecc_intr(void *);
90ff2281b4Smatt static void gt_ecc_intr_enb(struct gt_softc *);
91ff2281b4Smatt #endif
92a748aedcSkiyohara #if NGTMPSC > 0
93a748aedcSkiyohara static void gt_sdma_intr_enb(struct gt_softc *);
94a748aedcSkiyohara #endif
95a748aedcSkiyohara #ifdef GT_COMM
96ff2281b4Smatt static int gt_comm_intr(void *);
97a748aedcSkiyohara static void gt_comm_intr_enb(struct gt_softc *);
98a748aedcSkiyohara #endif
99ff2281b4Smatt
100ff2281b4Smatt
101a748aedcSkiyohara #ifdef GT_WATCHDOG
102a748aedcSkiyohara static void gt_watchdog_init(struct gt_softc *);
103a748aedcSkiyohara static void gt_watchdog_enable(struct gt_softc *);
104a748aedcSkiyohara #ifndef GT_MPP_WATCHDOG
105a748aedcSkiyohara static void gt_watchdog_disable(struct gt_softc *);
106a748aedcSkiyohara #endif
107ff2281b4Smatt
108a748aedcSkiyohara static struct gt_softc *gt_watchdog_sc = NULL;
109ff2281b4Smatt static int gt_watchdog_state = 0;
110a748aedcSkiyohara #endif
111ff2281b4Smatt
112ff2281b4Smatt
1132c444bf7Skiyohara #define OFFSET_DEFAULT MVA_OFFSET_DEFAULT
1142c444bf7Skiyohara #define IRQ_DEFAULT MVA_IRQ_DEFAULT
115a748aedcSkiyohara static const struct gt_dev {
116a748aedcSkiyohara int model;
117a748aedcSkiyohara const char *name;
118a748aedcSkiyohara int unit;
119a748aedcSkiyohara bus_size_t offset;
120a748aedcSkiyohara int irq;
121a748aedcSkiyohara } gt_devs[] = {
122a748aedcSkiyohara { MARVELL_DISCOVERY, "gfec", 0, 0x0000, IRQ_DEFAULT },
123a748aedcSkiyohara { MARVELL_DISCOVERY, "gtidmac", 0, 0x0000, 4 /*...7 */ },
124a748aedcSkiyohara { MARVELL_DISCOVERY, "gtmpsc", 0, 0x8000, 40 },
125a748aedcSkiyohara { MARVELL_DISCOVERY, "gtmpsc", 1, 0x9000, 42 },
126a748aedcSkiyohara { MARVELL_DISCOVERY, "gtpci", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
127a748aedcSkiyohara { MARVELL_DISCOVERY, "gtpci", 1, OFFSET_DEFAULT, IRQ_DEFAULT },
128a748aedcSkiyohara { MARVELL_DISCOVERY, "gttwsi", 0, 0xc000, 37 },
129a748aedcSkiyohara { MARVELL_DISCOVERY, "obio", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
130a748aedcSkiyohara { MARVELL_DISCOVERY, "obio", 1, OFFSET_DEFAULT, IRQ_DEFAULT },
131a748aedcSkiyohara { MARVELL_DISCOVERY, "obio", 2, OFFSET_DEFAULT, IRQ_DEFAULT },
132a748aedcSkiyohara { MARVELL_DISCOVERY, "obio", 3, OFFSET_DEFAULT, IRQ_DEFAULT },
133a748aedcSkiyohara { MARVELL_DISCOVERY, "obio", 4, OFFSET_DEFAULT, IRQ_DEFAULT },
134ff2281b4Smatt
135a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gtidmac", 0, 0x0000, 4 /*...7 */ },
136a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gtmpsc", 0, 0x8000, 40 },
137a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gtmpsc", 1, 0x9000, 42 },
138a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gtpci", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
139a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gtpci", 1, OFFSET_DEFAULT, IRQ_DEFAULT },
140a748aedcSkiyohara { MARVELL_DISCOVERY_II, "gttwsi", 0, 0xc000, 37 },
141a748aedcSkiyohara { MARVELL_DISCOVERY_II, "mvgbec", 0, 0x0000, IRQ_DEFAULT },
142a748aedcSkiyohara
143a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gtidmac", 0, 0x0000, 4 /*...7 */ },
144a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gtmpsc", 0, 0x8000, 40 },
145a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gtmpsc", 1, 0x9000, 42 },
146a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gtpci", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
147a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gtpci", 1, OFFSET_DEFAULT, IRQ_DEFAULT },
148a748aedcSkiyohara { MARVELL_DISCOVERY_III,"gttwsi", 0, 0xc000, 37 },
149a748aedcSkiyohara { MARVELL_DISCOVERY_III,"mvgbec", 0, 0x0000, IRQ_DEFAULT },
150c766e069Skiyohara
151c766e069Skiyohara #if 0 /* XXXXXX: from www.marvell.com */
152c766e069Skiyohara /* Discovery LT (Discovery Light) MV644[23]0 */
153c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gtidmac", 0, 0x?000, ? /*...? */ },
154c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gtmpsc", 0, 0x?000, ? },
155c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gtmpsc", 1, 0x?000, ? },
156c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gtpci", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
157c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gtpci", 1, OFFSET_DEFAULT, IRQ_DEFAULT },
158c766e069Skiyohara { MARVELL_DISCOVERY_LT, "gttwsi", 0, 0x?000, ? },
159c766e069Skiyohara { MARVELL_DISCOVERY_LT, "mvgbec", 0, 0x?000, IRQ_DEFAULT },
160c766e069Skiyohara
161c766e069Skiyohara /* Discovery V MV64560 */
162c766e069Skiyohara { MARVELL_DISCOVERY_V, "com", ?, 0x?0000, ? },
163c766e069Skiyohara { MARVELL_DISCOVERY_V, "ehci", 0, 0x?0000, ? },
164c766e069Skiyohara { MARVELL_DISCOVERY_V, "ehci", 1, 0x?0000, ? },
165c766e069Skiyohara { MARVELL_DISCOVERY_V, "gtidmac", 0, 0x?0000, ? /*...? */ },
166c766e069Skiyohara { MARVELL_DISCOVERY_V, "gtpci", 0, 0x?0000, IRQ_DEFAULT },
167c766e069Skiyohara { MARVELL_DISCOVERY_V, "gttwsi", 0, 0x?0000, ? },
168c766e069Skiyohara { MARVELL_DISCOVERY_V, "mvgbec", 0, 0x?0000, IRQ_DEFAULT },
169c766e069Skiyohara { MARVELL_DISCOVERY_V, "mvpex or gtpci?", 0, 0x?0000, IRQ_DEFAULT },
170c766e069Skiyohara { MARVELL_DISCOVERY_V, "obio", 0, OFFSET_DEFAULT, IRQ_DEFAULT },
171c766e069Skiyohara
172c766e069Skiyohara /* Discovery VI MV64660 */
173c766e069Skiyohara /* MV64560 + SATA? */
174c766e069Skiyohara { MARVELL_DISCOVERY_VI, "mvsata", 0, 0x?0000, ? },
175c766e069Skiyohara #endif
176a748aedcSkiyohara };
177ff2281b4Smatt
178ff2281b4Smatt
179ff2281b4Smatt static int
gt_cfprint(void * aux,const char * pnp)180a748aedcSkiyohara gt_cfprint(void *aux, const char *pnp)
181ff2281b4Smatt {
182a748aedcSkiyohara struct marvell_attach_args *mva = aux;
183ff2281b4Smatt
184a748aedcSkiyohara if (pnp)
185a748aedcSkiyohara aprint_normal("%s at %s unit %d",
186a748aedcSkiyohara mva->mva_name, pnp, mva->mva_unit);
187a748aedcSkiyohara else {
1882c444bf7Skiyohara if (mva->mva_unit != MVA_UNIT_DEFAULT)
189a748aedcSkiyohara aprint_normal(" unit %d", mva->mva_unit);
1902c444bf7Skiyohara if (mva->mva_offset != MVA_OFFSET_DEFAULT) {
191a748aedcSkiyohara aprint_normal(" offset 0x%04x", mva->mva_offset);
192a748aedcSkiyohara if (mva->mva_size > 0)
193a748aedcSkiyohara aprint_normal("-0x%04x",
194a748aedcSkiyohara mva->mva_offset + mva->mva_size - 1);
195a748aedcSkiyohara }
1962c444bf7Skiyohara if (mva->mva_irq != MVA_IRQ_DEFAULT)
197a748aedcSkiyohara aprint_normal(" irq %d", mva->mva_irq);
198a748aedcSkiyohara }
199ff2281b4Smatt
200a748aedcSkiyohara return UNCONF;
201a748aedcSkiyohara }
202ff2281b4Smatt
203a748aedcSkiyohara
204a748aedcSkiyohara /* ARGSUSED */
205a748aedcSkiyohara static int
gt_cfsearch(device_t parent,cfdata_t cf,const int * ldesc,void * aux)206a748aedcSkiyohara gt_cfsearch(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
207a748aedcSkiyohara {
208a748aedcSkiyohara struct marvell_attach_args *mva = aux;
209a748aedcSkiyohara
2102c444bf7Skiyohara if (cf->cf_loc[GTCF_IRQ] != MVA_IRQ_DEFAULT)
211a748aedcSkiyohara mva->mva_irq = cf->cf_loc[GTCF_IRQ];
212a748aedcSkiyohara
213a748aedcSkiyohara return config_match(parent, cf, aux);
214a748aedcSkiyohara }
215a748aedcSkiyohara
216a748aedcSkiyohara static void
gt_attach_peripherals(struct gt_softc * sc)217a748aedcSkiyohara gt_attach_peripherals(struct gt_softc *sc)
218a748aedcSkiyohara {
219a748aedcSkiyohara struct marvell_attach_args mva;
220a748aedcSkiyohara int i;
221a748aedcSkiyohara
222a748aedcSkiyohara for (i = 0; i < __arraycount(gt_devs); i++) {
223a748aedcSkiyohara if (gt_devs[i].model != sc->sc_model)
224a748aedcSkiyohara continue;
225a748aedcSkiyohara
226a748aedcSkiyohara mva.mva_name = gt_devs[i].name;
227a748aedcSkiyohara mva.mva_model = sc->sc_model;
228a748aedcSkiyohara mva.mva_revision = sc->sc_rev;
229a748aedcSkiyohara mva.mva_iot = sc->sc_iot;
230a748aedcSkiyohara mva.mva_ioh = sc->sc_ioh;
231a748aedcSkiyohara mva.mva_unit = gt_devs[i].unit;
232a748aedcSkiyohara mva.mva_addr = sc->sc_addr;
233a748aedcSkiyohara mva.mva_offset = gt_devs[i].offset;
234a748aedcSkiyohara mva.mva_size = 0;
235a748aedcSkiyohara mva.mva_dmat = sc->sc_dmat;
236a748aedcSkiyohara mva.mva_irq = gt_devs[i].irq;
237a748aedcSkiyohara
2382685996bSthorpej config_found(sc->sc_dev, &mva, gt_cfprint,
239*c7fb772bSthorpej CFARGS(.submatch = gt_cfsearch));
240a748aedcSkiyohara }
241ff2281b4Smatt }
242ff2281b4Smatt
243ff2281b4Smatt void
gt_attach_common(struct gt_softc * gt)244ff2281b4Smatt gt_attach_common(struct gt_softc *gt)
245ff2281b4Smatt {
246ff2281b4Smatt uint32_t cpucfg, cpumode, cpumstr;
2478a73a79aSkiyohara #ifdef GT_DEBUG
248ff2281b4Smatt uint32_t loaddr, hiaddr;
249ff2281b4Smatt #endif
250ff2281b4Smatt
251a748aedcSkiyohara gt_write(gt, GTPCI_CA(0), PCI_ID_REG);
252a748aedcSkiyohara gt->sc_model = PCI_PRODUCT(gt_read(gt, GTPCI_CD(0)));
253a748aedcSkiyohara gt_write(gt, GTPCI_CA(0), PCI_CLASS_REG);
254a748aedcSkiyohara gt->sc_rev = PCI_REVISION(gt_read(gt, GTPCI_CD(0)));
255a748aedcSkiyohara
256a748aedcSkiyohara aprint_naive("\n");
257a748aedcSkiyohara switch (gt->sc_model) {
258a748aedcSkiyohara case MARVELL_DISCOVERY:
259a748aedcSkiyohara aprint_normal(": GT-6426x%c Discovery\n",
260a748aedcSkiyohara (gt->sc_rev == MARVELL_DISCOVERY_REVA) ? 'A' : 'B');
261a748aedcSkiyohara break;
262a748aedcSkiyohara case MARVELL_DISCOVERY_II:
263a748aedcSkiyohara aprint_normal(": MV6436x Discovery II\n");
264a748aedcSkiyohara break;
265a748aedcSkiyohara
266a748aedcSkiyohara case MARVELL_DISCOVERY_III:
2678a73a79aSkiyohara aprint_normal(": MV6446x Discovery III\n");
2688a73a79aSkiyohara break;
2698a73a79aSkiyohara #if 0
270a748aedcSkiyohara case MARVELL_DISCOVERY_LT:
271a748aedcSkiyohara case MARVELL_DISCOVERY_V:
272a748aedcSkiyohara case MARVELL_DISCOVERY_VI:
273a748aedcSkiyohara #endif
274a748aedcSkiyohara
275a748aedcSkiyohara default:
276a748aedcSkiyohara aprint_normal(": type unknown\n"); break;
277a748aedcSkiyohara }
278ff2281b4Smatt
27908ea2a49Smatt cpumode = gt_read(gt, GT_CPU_Mode);
280a748aedcSkiyohara aprint_normal_dev(gt->sc_dev,
281a748aedcSkiyohara "id %d", GT_CPUMode_MultiGTID_GET(cpumode));
282ff2281b4Smatt if (cpumode & GT_CPUMode_MultiGT)
28308ea2a49Smatt aprint_normal (" (multi)");
284ff2281b4Smatt switch (GT_CPUMode_CPUType_GET(cpumode)) {
28508ea2a49Smatt case 4: aprint_normal(", 60x bus"); break;
28608ea2a49Smatt case 5: aprint_normal(", MPX bus"); break;
287a748aedcSkiyohara
288a748aedcSkiyohara default:
289a748aedcSkiyohara aprint_normal(", %#x(?) bus", GT_CPUMode_CPUType_GET(cpumode));
290a748aedcSkiyohara break;
291ff2281b4Smatt }
292ff2281b4Smatt
29308ea2a49Smatt cpumstr = gt_read(gt, GT_CPU_Master_Ctl);
294ff2281b4Smatt switch (cpumstr & (GT_CPUMstrCtl_CleanBlock|GT_CPUMstrCtl_FlushBlock)) {
295ff2281b4Smatt case 0: break;
29608ea2a49Smatt case GT_CPUMstrCtl_CleanBlock: aprint_normal(", snoop=clean"); break;
29708ea2a49Smatt case GT_CPUMstrCtl_FlushBlock: aprint_normal(", snoop=flush"); break;
298ff2281b4Smatt case GT_CPUMstrCtl_CleanBlock|GT_CPUMstrCtl_FlushBlock:
29908ea2a49Smatt aprint_normal(", snoop=clean&flush"); break;
300ff2281b4Smatt }
30108ea2a49Smatt aprint_normal(" wdog=%#x,%#x\n",
3028a73a79aSkiyohara gt_read(gt, GT_WDOG_Config), gt_read(gt, GT_WDOG_Value));
303ff2281b4Smatt
3048a73a79aSkiyohara #ifdef GT_DEBUG
3058a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_SCS0_Low_Decode), gt->sc_model);
3068a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_SCS0_High_Decode), gt->sc_model);
307a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " scs[0]=%#10x-%#10x\n",
308a748aedcSkiyohara loaddr, hiaddr);
309ff2281b4Smatt
3108a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_SCS1_Low_Decode), gt->sc_model);
3118a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_SCS1_High_Decode), gt->sc_model);
312a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " scs[1]=%#10x-%#10x\n",
313a748aedcSkiyohara loaddr, hiaddr);
314ff2281b4Smatt
3158a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_SCS2_Low_Decode), gt->sc_model);
3168a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_SCS2_High_Decode), gt->sc_model);
317a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " scs[2]=%#10x-%#10x\n",
318a748aedcSkiyohara loaddr, hiaddr);
319ff2281b4Smatt
3208a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_SCS3_Low_Decode), gt->sc_model);
3218a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_SCS3_High_Decode), gt->sc_model);
322a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " scs[3]=%#10x-%#10x\n",
323a748aedcSkiyohara loaddr, hiaddr);
324ff2281b4Smatt
3258a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CS0_Low_Decode), gt->sc_model);
3268a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CS0_High_Decode), gt->sc_model);
327a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cs[0]=%#10x-%#10x\n",
328a748aedcSkiyohara loaddr, hiaddr);
329ff2281b4Smatt
3308a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CS1_Low_Decode), gt->sc_model);
3318a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CS1_High_Decode), gt->sc_model);
332a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cs[1]=%#10x-%#10x\n",
333a748aedcSkiyohara loaddr, hiaddr);
334ff2281b4Smatt
3358a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CS2_Low_Decode), gt->sc_model);
3368a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CS2_High_Decode), gt->sc_model);
337a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cs[2]=%#10x-%#10x\n",
338a748aedcSkiyohara loaddr, hiaddr);
339ff2281b4Smatt
3408a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CS3_Low_Decode), gt->sc_model);
3418a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CS3_High_Decode), gt->sc_model);
342a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cs[3]=%#10x-%#10x\n",
343a748aedcSkiyohara loaddr, hiaddr);
344ff2281b4Smatt
3458a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_BootCS_Low_Decode), gt->sc_model);
3468a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_BootCS_High_Decode), gt->sc_model);
347a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " bootcs=%#10x-%#10x\n",
348a748aedcSkiyohara loaddr, hiaddr);
349ff2281b4Smatt
3508a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_PCI0_IO_Low_Decode), gt->sc_model);
3518a73a79aSkiyohara hiaddr =
3528a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI0_IO_High_Decode), gt->sc_model);
353a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci0io=%#10x-%#10x ",
354a748aedcSkiyohara loaddr, hiaddr);
355ff2281b4Smatt
35608ea2a49Smatt loaddr = gt_read(gt, GT_PCI0_IO_Remap);
35708ea2a49Smatt aprint_normal("remap=%#010x\n", loaddr);
358ff2281b4Smatt
3598a73a79aSkiyohara loaddr =
3608a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI0_Mem0_Low_Decode), gt->sc_model);
3618a73a79aSkiyohara hiaddr =
3628a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI0_Mem0_High_Decode), gt->sc_model);
363a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci0mem[0]=%#10x-%#10x ",
364a748aedcSkiyohara loaddr, hiaddr);
365ff2281b4Smatt
36608ea2a49Smatt loaddr = gt_read(gt, GT_PCI0_Mem0_Remap_Low);
36708ea2a49Smatt hiaddr = gt_read(gt, GT_PCI0_Mem0_Remap_High);
36808ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
369ff2281b4Smatt
3708a73a79aSkiyohara loaddr =
3718a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI0_Mem1_Low_Decode), gt->sc_model);
3728a73a79aSkiyohara hiaddr =
3738a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI0_Mem1_High_Decode), gt->sc_model);
374a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci0mem[1]=%#10x-%#10x ",
375a748aedcSkiyohara loaddr, hiaddr);
376ff2281b4Smatt
37708ea2a49Smatt loaddr = gt_read(gt, GT_PCI0_Mem1_Remap_Low);
37808ea2a49Smatt hiaddr = gt_read(gt, GT_PCI0_Mem1_Remap_High);
37908ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
380ff2281b4Smatt
3818a73a79aSkiyohara loaddr =
3828a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI0_Mem2_Low_Decode), gt->sc_model);
3838a73a79aSkiyohara hiaddr =
3848a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI0_Mem2_High_Decode), gt->sc_model);
385a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci0mem[2]=%#10x-%#10x ",
386a748aedcSkiyohara loaddr, hiaddr);
387ff2281b4Smatt
38808ea2a49Smatt loaddr = gt_read(gt, GT_PCI0_Mem2_Remap_Low);
38908ea2a49Smatt hiaddr = gt_read(gt, GT_PCI0_Mem2_Remap_High);
39008ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
391ff2281b4Smatt
3928a73a79aSkiyohara loaddr =
3938a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI0_Mem3_Low_Decode), gt->sc_model);
3948a73a79aSkiyohara hiaddr =
3958a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI0_Mem3_High_Decode), gt->sc_model);
396a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci0mem[3]=%#10x-%#10x ",
397a748aedcSkiyohara loaddr, hiaddr);
398ff2281b4Smatt
39908ea2a49Smatt loaddr = gt_read(gt, GT_PCI0_Mem3_Remap_Low);
40008ea2a49Smatt hiaddr = gt_read(gt, GT_PCI0_Mem3_Remap_High);
40108ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
402ff2281b4Smatt
4038a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_PCI1_IO_Low_Decode), gt->sc_model);
4048a73a79aSkiyohara hiaddr =
4058a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI1_IO_High_Decode), gt->sc_model);
406a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci1io=%#10x-%#10x ",
407a748aedcSkiyohara loaddr, hiaddr);
408ff2281b4Smatt
40908ea2a49Smatt loaddr = gt_read(gt, GT_PCI1_IO_Remap);
41008ea2a49Smatt aprint_normal("remap=%#010x\n", loaddr);
411ff2281b4Smatt
4128a73a79aSkiyohara loaddr =
4138a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI1_Mem0_Low_Decode), gt->sc_model);
4148a73a79aSkiyohara hiaddr =
4158a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI1_Mem0_High_Decode), gt->sc_model);
416a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci1mem[0]=%#10x-%#10x ",
417a748aedcSkiyohara loaddr, hiaddr);
418ff2281b4Smatt
41908ea2a49Smatt loaddr = gt_read(gt, GT_PCI1_Mem0_Remap_Low);
42008ea2a49Smatt hiaddr = gt_read(gt, GT_PCI1_Mem0_Remap_High);
42108ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
422ff2281b4Smatt
4238a73a79aSkiyohara loaddr =
4248a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI1_Mem1_Low_Decode), gt->sc_model);
4258a73a79aSkiyohara hiaddr =
4268a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI1_Mem1_High_Decode), gt->sc_model);
427a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci1mem[1]=%#10x-%#10x ",
428a748aedcSkiyohara loaddr, hiaddr);
429ff2281b4Smatt
43008ea2a49Smatt loaddr = gt_read(gt, GT_PCI1_Mem1_Remap_Low);
43108ea2a49Smatt hiaddr = gt_read(gt, GT_PCI1_Mem1_Remap_High);
43208ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
433ff2281b4Smatt
4348a73a79aSkiyohara loaddr =
4358a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI1_Mem2_Low_Decode), gt->sc_model);
4368a73a79aSkiyohara hiaddr =
4378a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI1_Mem2_High_Decode), gt->sc_model);
438a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci1mem[2]=%#10x-%#10x ",
439a748aedcSkiyohara loaddr, hiaddr);
440ff2281b4Smatt
44108ea2a49Smatt loaddr = gt_read(gt, GT_PCI1_Mem2_Remap_Low);
44208ea2a49Smatt hiaddr = gt_read(gt, GT_PCI1_Mem2_Remap_High);
44308ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
444ff2281b4Smatt
4458a73a79aSkiyohara loaddr =
4468a73a79aSkiyohara GT_LADDR_GET(gt_read(gt, GT_PCI1_Mem3_Low_Decode), gt->sc_model);
4478a73a79aSkiyohara hiaddr =
4488a73a79aSkiyohara GT_HADDR_GET(gt_read(gt, GT_PCI1_Mem3_High_Decode), gt->sc_model);
449a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " pci1mem[3]=%#10x-%#10x ",
450a748aedcSkiyohara loaddr, hiaddr);
451ff2281b4Smatt
45208ea2a49Smatt loaddr = gt_read(gt, GT_PCI1_Mem3_Remap_Low);
45308ea2a49Smatt hiaddr = gt_read(gt, GT_PCI1_Mem3_Remap_High);
45408ea2a49Smatt aprint_normal("remap=%#010x.%#010x\n", hiaddr, loaddr);
455ff2281b4Smatt
4568a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_Internal_Decode), gt->sc_model);
457a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " internal=%#10x-%#10x\n",
458ff2281b4Smatt loaddr, loaddr + 256 * 1024);
459ff2281b4Smatt
4608a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CPU0_Low_Decode), gt->sc_model);
4618a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CPU0_High_Decode), gt->sc_model);
462a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cpu0=%#10x-%#10x\n",
463a748aedcSkiyohara loaddr, hiaddr);
464ff2281b4Smatt
4658a73a79aSkiyohara #ifdef MULTIPROCESSOR
4668a73a79aSkiyohara loaddr = GT_LADDR_GET(gt_read(gt, GT_CPU1_Low_Decode), gt->sc_model);
4678a73a79aSkiyohara hiaddr = GT_HADDR_GET(gt_read(gt, GT_CPU1_High_Decode), gt->sc_model);
468a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, " cpu1=%#10x-%#10x",
469a748aedcSkiyohara loaddr, hiaddr);
470ff2281b4Smatt #endif
4718a73a79aSkiyohara #endif
472ff2281b4Smatt
473a748aedcSkiyohara aprint_normal("%s:", device_xname(gt->sc_dev));
474ff2281b4Smatt
47508ea2a49Smatt cpucfg = gt_read(gt, GT_CPU_Cfg);
476ff2281b4Smatt cpucfg |= GT_CPUCfg_ConfSBDis; /* per errata #46 */
477ff2281b4Smatt cpucfg |= GT_CPUCfg_AACKDelay; /* per restriction #18 */
47808ea2a49Smatt gt_write(gt, GT_CPU_Cfg, cpucfg);
479ff2281b4Smatt if (cpucfg & GT_CPUCfg_Pipeline)
48008ea2a49Smatt aprint_normal(" pipeline");
481ff2281b4Smatt if (cpucfg & GT_CPUCfg_AACKDelay)
48208ea2a49Smatt aprint_normal(" aack-delay");
483ff2281b4Smatt if (cpucfg & GT_CPUCfg_RdOOO)
48408ea2a49Smatt aprint_normal(" read-ooo");
485ff2281b4Smatt if (cpucfg & GT_CPUCfg_IOSBDis)
48608ea2a49Smatt aprint_normal(" io-sb-dis");
487ff2281b4Smatt if (cpucfg & GT_CPUCfg_ConfSBDis)
48808ea2a49Smatt aprint_normal(" conf-sb-dis");
489ff2281b4Smatt if (cpucfg & GT_CPUCfg_ClkSync)
49008ea2a49Smatt aprint_normal(" clk-sync");
49108ea2a49Smatt aprint_normal("\n");
492ff2281b4Smatt
493a748aedcSkiyohara #ifdef GT_WATCHDOG
494ff2281b4Smatt gt_watchdog_init(gt);
495a748aedcSkiyohara #endif
496ff2281b4Smatt
497a748aedcSkiyohara #ifdef GT_DEVBUS
498a748aedcSkiyohara gt_devbus_intr_enb(gt);
499a748aedcSkiyohara #endif
500ff2281b4Smatt #ifdef GT_ECC
501ff2281b4Smatt gt_ecc_intr_enb(gt);
502ff2281b4Smatt #endif
503a748aedcSkiyohara #if NGTMPSC > 0
504a748aedcSkiyohara gt_sdma_intr_enb(gt);
505a748aedcSkiyohara #endif
506a748aedcSkiyohara #ifdef GT_COMM
507ff2281b4Smatt gt_comm_intr_enb(gt);
508a748aedcSkiyohara #endif
509ff2281b4Smatt
510a748aedcSkiyohara gt_attach_peripherals(gt);
511a748aedcSkiyohara
512a748aedcSkiyohara #ifdef GT_WATCHDOG
513ff2281b4Smatt gt_watchdog_service();
514a748aedcSkiyohara gt_watchdog_enable(gt);
515a748aedcSkiyohara #endif
516ff2281b4Smatt }
517ff2281b4Smatt
518ff2281b4Smatt
519a748aedcSkiyohara #ifdef GT_DEVBUS
520a748aedcSkiyohara static int
gt_devbus_intr(void * arg)521a748aedcSkiyohara gt_devbus_intr(void *arg)
522a748aedcSkiyohara {
523a748aedcSkiyohara struct gt_softc *gt = (struct gt_softc *)arg;
524a748aedcSkiyohara u_int32_t cause;
525a748aedcSkiyohara u_int32_t addr;
526a748aedcSkiyohara
527a748aedcSkiyohara cause = gt_read(gt, GT_DEVBUS_ICAUSE);
528a748aedcSkiyohara addr = gt_read(gt, GT_DEVBUS_ERR_ADDR);
529a748aedcSkiyohara gt_write(gt, GT_DEVBUS_ICAUSE, 0); /* clear intr */
530a748aedcSkiyohara
531a748aedcSkiyohara if (cause & GT_DEVBUS_DBurstErr) {
532a748aedcSkiyohara aprint_error_dev(gt->sc_dev,
533a748aedcSkiyohara "Device Bus error: burst violation");
534a748aedcSkiyohara if ((cause & GT_DEVBUS_Sel) == 0)
535a748aedcSkiyohara aprint_error(", addr %#x", addr);
536a748aedcSkiyohara aprint_error("\n");
537a748aedcSkiyohara }
538a748aedcSkiyohara if (cause & GT_DEVBUS_DRdyErr) {
539a748aedcSkiyohara aprint_error_dev(gt->sc_dev,
540a748aedcSkiyohara "Device Bus error: ready timer expired");
541a748aedcSkiyohara if ((cause & GT_DEVBUS_Sel) != 0)
542a748aedcSkiyohara aprint_error(", addr %#x\n", addr);
543a748aedcSkiyohara aprint_error("\n");
544ff2281b4Smatt }
545ff2281b4Smatt
546a748aedcSkiyohara return cause != 0;
547a748aedcSkiyohara }
548ff2281b4Smatt
549ff2281b4Smatt /*
550a748aedcSkiyohara * gt_devbus_intr_enb - enable GT-64260 Device Bus interrupts
551ff2281b4Smatt */
552a748aedcSkiyohara static void
gt_devbus_intr_enb(struct gt_softc * gt)553a748aedcSkiyohara gt_devbus_intr_enb(struct gt_softc *gt)
554ff2281b4Smatt {
555a748aedcSkiyohara gt_write(gt, GT_DEVBUS_IMASK,
556a748aedcSkiyohara GT_DEVBUS_DBurstErr|GT_DEVBUS_DRdyErr);
557a748aedcSkiyohara (void)gt_read(gt, GT_DEVBUS_ERR_ADDR); /* clear addr */
558a748aedcSkiyohara gt_write(gt, GT_DEVBUS_ICAUSE, 0); /* clear intr */
559ff2281b4Smatt
560a748aedcSkiyohara (void)marvell_intr_establish(IRQ_DEV, IPL_VM, gt_devbus_intr, gt);
561a748aedcSkiyohara }
562a748aedcSkiyohara #endif /* GT_DEVBUS */
563a748aedcSkiyohara
564a748aedcSkiyohara #ifdef GT_ECC
565a748aedcSkiyohara const static char *gt_ecc_intr_str[4] = {
566a748aedcSkiyohara "(none)",
567a748aedcSkiyohara "single bit",
568a748aedcSkiyohara "double bit",
569a748aedcSkiyohara "(reserved)"
570a748aedcSkiyohara };
571a748aedcSkiyohara
572a748aedcSkiyohara static int
gt_ecc_intr(void * arg)573a748aedcSkiyohara gt_ecc_intr(void *arg)
574ff2281b4Smatt {
575a748aedcSkiyohara struct gt_softc *gt = (struct gt_softc *)arg;
576a748aedcSkiyohara uint32_t addr, dlo, dhi, rec, calc, count;
577a748aedcSkiyohara int err;
578ff2281b4Smatt
579a748aedcSkiyohara count = gt_read(gt, GT_ECC_Count);
580a748aedcSkiyohara dlo = gt_read(gt, GT_ECC_Data_Lo);
581a748aedcSkiyohara dhi = gt_read(gt, GT_ECC_Data_Hi);
582a748aedcSkiyohara rec = gt_read(gt, GT_ECC_Rec);
583a748aedcSkiyohara calc = gt_read(gt, GT_ECC_Calc);
584a748aedcSkiyohara addr = gt_read(gt, GT_ECC_Addr); /* read last! */
585a748aedcSkiyohara gt_write(gt, GT_ECC_Addr, 0); /* clear intr */
586ff2281b4Smatt
587a748aedcSkiyohara err = addr & 0x3;
588a748aedcSkiyohara
589a748aedcSkiyohara aprint_error_dev(gt->sc_dev,
590a748aedcSkiyohara "ECC error: %s: addr %#x data %#x.%#x rec %#x calc %#x cnt %#x\n",
591a748aedcSkiyohara gt_ecc_intr_str[err], addr, dhi, dlo, rec, calc, count);
592a748aedcSkiyohara
593a748aedcSkiyohara if (err == 2)
594a748aedcSkiyohara panic("ecc");
595a748aedcSkiyohara
596a748aedcSkiyohara return err == 1;
597ff2281b4Smatt }
598a748aedcSkiyohara
599ff2281b4Smatt /*
600a748aedcSkiyohara * gt_ecc_intr_enb - enable GT-64260 ECC interrupts
601ff2281b4Smatt */
602a748aedcSkiyohara static void
gt_ecc_intr_enb(struct gt_softc * gt)603a748aedcSkiyohara gt_ecc_intr_enb(struct gt_softc *gt)
604a748aedcSkiyohara {
605a748aedcSkiyohara uint32_t ctl;
606a748aedcSkiyohara
607a748aedcSkiyohara ctl = gt_read(gt, GT_ECC_Ctl);
608a748aedcSkiyohara ctl |= 1 << 16; /* XXX 1-bit threshold == 1 */
609a748aedcSkiyohara gt_write(gt, GT_ECC_Ctl, ctl);
610a748aedcSkiyohara (void)gt_read(gt, GT_ECC_Data_Lo);
611a748aedcSkiyohara (void)gt_read(gt, GT_ECC_Data_Hi);
612a748aedcSkiyohara (void)gt_read(gt, GT_ECC_Rec);
613a748aedcSkiyohara (void)gt_read(gt, GT_ECC_Calc);
614a748aedcSkiyohara (void)gt_read(gt, GT_ECC_Addr); /* read last! */
615a748aedcSkiyohara gt_write(gt, GT_ECC_Addr, 0); /* clear intr */
616a748aedcSkiyohara
617a748aedcSkiyohara (void)marvell_intr_establish(IRQ_ECC, IPL_VM, gt_ecc_intr, gt);
618ff2281b4Smatt }
619a748aedcSkiyohara #endif /* GT_ECC */
620a748aedcSkiyohara
621a748aedcSkiyohara #if NGTMPSC > 0
622a748aedcSkiyohara /*
623a748aedcSkiyohara * gt_sdma_intr_enb - enable GT-64260 SDMA interrupts
624a748aedcSkiyohara */
625a748aedcSkiyohara static void
gt_sdma_intr_enb(struct gt_softc * gt)626a748aedcSkiyohara gt_sdma_intr_enb(struct gt_softc *gt)
627a748aedcSkiyohara {
628a748aedcSkiyohara
629a748aedcSkiyohara (void)marvell_intr_establish(IRQ_SDMA, IPL_SERIAL, gtmpsc_intr, gt);
630ff2281b4Smatt }
631ff2281b4Smatt #endif
632ff2281b4Smatt
633a748aedcSkiyohara #ifdef GT_COMM
634ff2281b4Smatt /*
635ff2281b4Smatt * unknown board, enable everything
636ff2281b4Smatt */
637a748aedcSkiyohara # define GT_CommUnitIntr_DFLT \
638a748aedcSkiyohara GT_CommUnitIntr_S0 |\
639a748aedcSkiyohara GT_CommUnitIntr_S1 |\
640a748aedcSkiyohara GT_CommUnitIntr_E0 |\
641a748aedcSkiyohara GT_CommUnitIntr_E1 |\
642a748aedcSkiyohara GT_CommUnitIntr_E2
643ff2281b4Smatt
644ff2281b4Smatt static const char * const gt_comm_subunit_name[8] = {
645ff2281b4Smatt "ethernet 0",
646ff2281b4Smatt "ethernet 1",
647ff2281b4Smatt "ethernet 2",
648ff2281b4Smatt "(reserved)",
649ff2281b4Smatt "MPSC 0",
650ff2281b4Smatt "MPSC 1",
651ff2281b4Smatt "(reserved)",
652ff2281b4Smatt "(sel)",
653ff2281b4Smatt };
654ff2281b4Smatt
655ff2281b4Smatt static int
gt_comm_intr(void * arg)656ff2281b4Smatt gt_comm_intr(void *arg)
657ff2281b4Smatt {
658ff2281b4Smatt struct gt_softc *gt = (struct gt_softc *)arg;
659a748aedcSkiyohara uint32_t cause, addr;
660ff2281b4Smatt unsigned int mask;
661ff2281b4Smatt int i;
662ff2281b4Smatt
66308ea2a49Smatt cause = gt_read(gt, GT_CommUnitIntr_Cause);
66408ea2a49Smatt gt_write(gt, GT_CommUnitIntr_Cause, ~cause);
66508ea2a49Smatt addr = gt_read(gt, GT_CommUnitIntr_ErrAddr);
666ff2281b4Smatt
667a748aedcSkiyohara aprint_error_dev(gt->sc_dev,
668a748aedcSkiyohara "Communications Unit Controller interrupt, cause %#x addr %#x\n",
669a748aedcSkiyohara cause, addr);
670ff2281b4Smatt
671ff2281b4Smatt cause &= GT_CommUnitIntr_DFLT;
672ff2281b4Smatt if (cause == 0)
673ff2281b4Smatt return 0;
674ff2281b4Smatt
675ff2281b4Smatt mask = 0x7;
676ff2281b4Smatt for (i=0; i<7; i++) {
677ff2281b4Smatt if (cause & mask) {
678a748aedcSkiyohara printf("%s: Comm Unit %s:", device_xname(gt->sc_dev),
679ff2281b4Smatt gt_comm_subunit_name[i]);
680ff2281b4Smatt if (cause & 1)
681ff2281b4Smatt printf(" AddrMiss");
682ff2281b4Smatt if (cause & 2)
683ff2281b4Smatt printf(" AccProt");
684ff2281b4Smatt if (cause & 4)
685ff2281b4Smatt printf(" WrProt");
686ff2281b4Smatt printf("\n");
687ff2281b4Smatt }
688ff2281b4Smatt cause >>= 4;
689ff2281b4Smatt }
690ff2281b4Smatt return 1;
691ff2281b4Smatt }
692ff2281b4Smatt
693ff2281b4Smatt /*
694ff2281b4Smatt * gt_comm_intr_init - enable GT-64260 Comm Unit interrupts
695ff2281b4Smatt */
696ff2281b4Smatt static void
gt_comm_intr_enb(struct gt_softc * gt)697ff2281b4Smatt gt_comm_intr_enb(struct gt_softc *gt)
698ff2281b4Smatt {
699a748aedcSkiyohara uint32_t cause;
700ff2281b4Smatt
70108ea2a49Smatt cause = gt_read(gt, GT_CommUnitIntr_Cause);
702ff2281b4Smatt if (cause)
70308ea2a49Smatt gt_write(gt, GT_CommUnitIntr_Cause, ~cause);
70408ea2a49Smatt gt_write(gt, GT_CommUnitIntr_Mask, GT_CommUnitIntr_DFLT);
70508ea2a49Smatt (void)gt_read(gt, GT_CommUnitIntr_ErrAddr);
706ff2281b4Smatt
707a748aedcSkiyohara (void)marvell_intr_establish(IRQ_COMM, IPL_VM, gt_comm_intr, gt);
708ff2281b4Smatt }
709a748aedcSkiyohara #endif /* GT_COMM */
710ff2281b4Smatt
711ff2281b4Smatt
712a748aedcSkiyohara #ifdef GT_WATCHDOG
713ff2281b4Smatt #ifndef GT_MPP_WATCHDOG
714a748aedcSkiyohara static void
gt_watchdog_init(struct gt_softc * gt)71508ea2a49Smatt gt_watchdog_init(struct gt_softc *gt)
716ff2281b4Smatt {
717ff2281b4Smatt u_int32_t r;
718ff2281b4Smatt
719a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, "watchdog");
720ff2281b4Smatt
721ff2281b4Smatt /*
722ff2281b4Smatt * handle case where firmware started watchdog
723ff2281b4Smatt */
72408ea2a49Smatt r = gt_read(gt, GT_WDOG_Config);
725a748aedcSkiyohara aprint_normal(" status %#x,%#x:", r, gt_read(gt, GT_WDOG_Value));
726ff2281b4Smatt if ((r & 0x80000000) != 0) {
72708ea2a49Smatt gt_watchdog_sc = gt; /* enabled */
728ff2281b4Smatt gt_watchdog_state = 1;
729a748aedcSkiyohara aprint_normal(" firmware-enabled\n");
730a748aedcSkiyohara gt_watchdog_disable(gt);
731a748aedcSkiyohara } else
732a748aedcSkiyohara aprint_normal(" firmware-disabled\n");
733a748aedcSkiyohara }
734a748aedcSkiyohara
735a748aedcSkiyohara #elif GT_MPP_WATCHDOG == 0
736a748aedcSkiyohara
737a748aedcSkiyohara static void
gt_watchdog_init(struct gt_softc * gt)738a748aedcSkiyohara gt_watchdog_init(struct gt_softc *gt)
739a748aedcSkiyohara {
740a748aedcSkiyohara
741a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, "watchdog not configured\n");
742ff2281b4Smatt return;
743ff2281b4Smatt }
744ff2281b4Smatt
745a748aedcSkiyohara #else /* GT_MPP_WATCHDOG > 0 */
746ff2281b4Smatt
747a748aedcSkiyohara static void
gt_watchdog_init(struct gt_softc * gt)74808ea2a49Smatt gt_watchdog_init(struct gt_softc *gt)
749ff2281b4Smatt {
750ff2281b4Smatt u_int32_t mpp_watchdog = GT_MPP_WATCHDOG; /* from config */
751a748aedcSkiyohara u_int32_t cfgbits, mppbits, mppmask, regoff, r;
752ff2281b4Smatt
753a748aedcSkiyohara mppmask = 0;
754ff2281b4Smatt
755a748aedcSkiyohara aprint_normal_dev(gt->sc_dev, "watchdog");
756ff2281b4Smatt
757ff2281b4Smatt /*
758ff2281b4Smatt * if firmware started watchdog, we disable and start
759ff2281b4Smatt * from scratch to get it in a known state.
760ff2281b4Smatt *
761ff2281b4Smatt * on GT-64260A we always see 0xffffffff
762f874bd05Skamil * in both the GT_WDOG_Config_Enb and GT_WDOG_Value registers.
763ff2281b4Smatt */
76408ea2a49Smatt r = gt_read(gt, GT_WDOG_Config);
765ff2281b4Smatt if (r != ~0) {
766ff2281b4Smatt if ((r & GT_WDOG_Config_Enb) != 0) {
76708ea2a49Smatt gt_write(gt, GT_WDOG_Config,
768a748aedcSkiyohara GT_WDOG_Config_Ctl1a | GT_WDOG_Preset_DFLT);
76908ea2a49Smatt gt_write(gt, GT_WDOG_Config,
770a748aedcSkiyohara GT_WDOG_Config_Ctl1b | GT_WDOG_Preset_DFLT);
771ff2281b4Smatt }
772ff2281b4Smatt }
773ff2281b4Smatt
774ff2281b4Smatt /*
775ff2281b4Smatt * "the watchdog timer can be activated only after
776ff2281b4Smatt * configuring two MPP pins to act as WDE and WDNMI"
777ff2281b4Smatt */
778ff2281b4Smatt mppbits = 0;
779ff2281b4Smatt cfgbits = 0x3;
780ff2281b4Smatt for (regoff = GT_MPP_Control0; regoff <= GT_MPP_Control3; regoff += 4) {
781ff2281b4Smatt if ((mpp_watchdog & cfgbits) == cfgbits) {
782ff2281b4Smatt mppbits = 0x99;
783ff2281b4Smatt mppmask = 0xff;
784ff2281b4Smatt break;
785ff2281b4Smatt }
786ff2281b4Smatt cfgbits <<= 2;
787ff2281b4Smatt if ((mpp_watchdog & cfgbits) == cfgbits) {
788ff2281b4Smatt mppbits = 0x9900;
789ff2281b4Smatt mppmask = 0xff00;
790ff2281b4Smatt break;
791ff2281b4Smatt }
792ff2281b4Smatt cfgbits <<= 6; /* skip unqualified bits */
793ff2281b4Smatt }
794ff2281b4Smatt if (mppbits == 0) {
795a748aedcSkiyohara aprint_error(" config error\n");
796ff2281b4Smatt return;
797ff2281b4Smatt }
798ff2281b4Smatt
79908ea2a49Smatt r = gt_read(gt, regoff);
800ff2281b4Smatt r &= ~mppmask;
801ff2281b4Smatt r |= mppbits;
80208ea2a49Smatt gt_write(gt, regoff, r);
803a748aedcSkiyohara aprint_normal(" mpp %#x %#x", regoff, mppbits);
804ff2281b4Smatt
80508ea2a49Smatt gt_write(gt, GT_WDOG_Value, GT_WDOG_NMI_DFLT);
806ff2281b4Smatt
807a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1a|GT_WDOG_Preset_DFLT);
808a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1b|GT_WDOG_Preset_DFLT);
809ff2281b4Smatt
8109015c01fSchristos r = gt_read(gt, GT_WDOG_Config);
811a748aedcSkiyohara aprint_normal(" status %#x,%#x: %s\n",
81208ea2a49Smatt r, gt_read(gt, GT_WDOG_Value),
813ff2281b4Smatt ((r & GT_WDOG_Config_Enb) != 0) ? "enabled" : "botch");
814ff2281b4Smatt }
815ff2281b4Smatt #endif /* GT_MPP_WATCHDOG */
816ff2281b4Smatt
817a748aedcSkiyohara static void
gt_watchdog_enable(struct gt_softc * gt)818a748aedcSkiyohara gt_watchdog_enable(struct gt_softc *gt)
819ff2281b4Smatt {
820ff2281b4Smatt
821a748aedcSkiyohara if (gt_watchdog_state == 0) {
822ff2281b4Smatt gt_watchdog_state = 1;
823ff2281b4Smatt
82408ea2a49Smatt gt_write(gt, GT_WDOG_Config,
825a748aedcSkiyohara GT_WDOG_Config_Ctl1a | GT_WDOG_Preset_DFLT);
82608ea2a49Smatt gt_write(gt, GT_WDOG_Config,
827a748aedcSkiyohara GT_WDOG_Config_Ctl1b | GT_WDOG_Preset_DFLT);
828ff2281b4Smatt }
829ff2281b4Smatt }
830ff2281b4Smatt
831a748aedcSkiyohara #ifndef GT_MPP_WATCHDOG
832a748aedcSkiyohara static void
gt_watchdog_disable(struct gt_softc * gt)833a748aedcSkiyohara gt_watchdog_disable(struct gt_softc *gt)
834ff2281b4Smatt {
835ff2281b4Smatt
836a748aedcSkiyohara if (gt_watchdog_state != 0) {
837ff2281b4Smatt gt_watchdog_state = 0;
838ff2281b4Smatt
83908ea2a49Smatt gt_write(gt, GT_WDOG_Config,
840a748aedcSkiyohara GT_WDOG_Config_Ctl1a | GT_WDOG_Preset_DFLT);
84108ea2a49Smatt gt_write(gt, GT_WDOG_Config,
842a748aedcSkiyohara GT_WDOG_Config_Ctl1b | GT_WDOG_Preset_DFLT);
843ff2281b4Smatt }
844ff2281b4Smatt }
845a748aedcSkiyohara #endif
846a748aedcSkiyohara
847a748aedcSkiyohara /*
848a748aedcSkiyohara * XXXX: gt_watchdog_service/reset functions need mutex lock...
849a748aedcSkiyohara */
850ff2281b4Smatt
8518a73a79aSkiyohara #ifdef GT_DEBUG
852ff2281b4Smatt int inhibit_watchdog_service = 0;
853ff2281b4Smatt #endif
854ff2281b4Smatt void
gt_watchdog_service(void)855ff2281b4Smatt gt_watchdog_service(void)
856ff2281b4Smatt {
85708ea2a49Smatt struct gt_softc *gt = gt_watchdog_sc;
858ff2281b4Smatt
85908ea2a49Smatt if ((gt == NULL) || (gt_watchdog_state == 0))
860ff2281b4Smatt return; /* not enabled */
8618a73a79aSkiyohara #ifdef GT_DEBUG
862ff2281b4Smatt if (inhibit_watchdog_service)
863ff2281b4Smatt return;
864ff2281b4Smatt #endif
865ff2281b4Smatt
866a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl2a|GT_WDOG_Preset_DFLT);
867a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl2b|GT_WDOG_Preset_DFLT);
868ff2281b4Smatt }
869ff2281b4Smatt
870ff2281b4Smatt /*
871ff2281b4Smatt * gt_watchdog_reset - force a watchdog reset using Preset_VAL=0
872ff2281b4Smatt */
873ff2281b4Smatt void
gt_watchdog_reset(void)874df7f595eScegger gt_watchdog_reset(void)
875ff2281b4Smatt {
87608ea2a49Smatt struct gt_softc *gt = gt_watchdog_sc;
877ff2281b4Smatt u_int32_t r;
878ff2281b4Smatt
87908ea2a49Smatt r = gt_read(gt, GT_WDOG_Config);
880a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1a);
881a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1b);
882ff2281b4Smatt if ((r & GT_WDOG_Config_Enb) != 0) {
883ff2281b4Smatt /*
884ff2281b4Smatt * was enabled, we just toggled it off, toggle on again
885ff2281b4Smatt */
886a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1a);
887a748aedcSkiyohara gt_write(gt, GT_WDOG_Config, GT_WDOG_Config_Ctl1b);
888ff2281b4Smatt }
889ff2281b4Smatt for(;;);
890ff2281b4Smatt }
891a748aedcSkiyohara #endif
892ff2281b4Smatt
893ff2281b4Smatt
894ff2281b4Smatt int
marvell_winparams_by_tag(device_t dev,int tag,int * target,int * attr,uint64_t * base,uint32_t * size)895a748aedcSkiyohara marvell_winparams_by_tag(device_t dev, int tag, int *target, int *attr,
896a748aedcSkiyohara uint64_t *base, uint32_t *size)
897ff2281b4Smatt {
898a748aedcSkiyohara static const struct {
899a748aedcSkiyohara int tag;
900a748aedcSkiyohara uint32_t attribute;
901a748aedcSkiyohara uint32_t basereg;
902a748aedcSkiyohara uint32_t sizereg;
903a748aedcSkiyohara } tagtbl[] = {
904a748aedcSkiyohara { MARVELL_TAG_SDRAM_CS0, MARVELL_ATTR_SDRAM_CS0,
905a748aedcSkiyohara GT_SCS0_Low_Decode, GT_SCS0_High_Decode },
906a748aedcSkiyohara { MARVELL_TAG_SDRAM_CS1, MARVELL_ATTR_SDRAM_CS1,
907a748aedcSkiyohara GT_SCS1_Low_Decode, GT_SCS1_High_Decode },
908a748aedcSkiyohara { MARVELL_TAG_SDRAM_CS2, MARVELL_ATTR_SDRAM_CS2,
909a748aedcSkiyohara GT_SCS2_Low_Decode, GT_SCS2_High_Decode },
910a748aedcSkiyohara { MARVELL_TAG_SDRAM_CS3, MARVELL_ATTR_SDRAM_CS3,
911a748aedcSkiyohara GT_SCS3_Low_Decode, GT_SCS3_High_Decode },
912ff2281b4Smatt
913a748aedcSkiyohara { MARVELL_TAG_UNDEFINED, 0, 0 }
914a748aedcSkiyohara };
915a748aedcSkiyohara struct gt_softc *sc = device_private(dev);
916a748aedcSkiyohara int i;
917ff2281b4Smatt
918a748aedcSkiyohara for (i = 0; tagtbl[i].tag != MARVELL_TAG_UNDEFINED; i++)
919a748aedcSkiyohara if (tag == tagtbl[i].tag)
920a748aedcSkiyohara break;
921a748aedcSkiyohara if (tagtbl[i].tag == MARVELL_TAG_UNDEFINED)
922a748aedcSkiyohara return -1;
923a748aedcSkiyohara
924a748aedcSkiyohara if (target != NULL)
925a748aedcSkiyohara *target = 0;
926a748aedcSkiyohara if (attr != NULL)
927a748aedcSkiyohara *attr = tagtbl[i].attribute;
928a748aedcSkiyohara if (base != NULL)
929a748aedcSkiyohara *base = gt_read(sc, tagtbl[i].basereg) <<
930a748aedcSkiyohara (sc->sc_model == MARVELL_DISCOVERY ? 20 : 16);
931a748aedcSkiyohara if (size != NULL) {
932a748aedcSkiyohara const uint32_t s = gt_read(sc, tagtbl[i].sizereg);
933a748aedcSkiyohara
934a748aedcSkiyohara if (s != 0)
935a748aedcSkiyohara *size = (s + 1) <<
936a748aedcSkiyohara (sc->sc_model == MARVELL_DISCOVERY ? 20 : 16);
937a748aedcSkiyohara else
938a748aedcSkiyohara *size = 0;
939ff2281b4Smatt }
940ff2281b4Smatt
941a748aedcSkiyohara return 0;
942bcc199a1Smatt }
943