1*6a602769Sragge /* $NetBSD: ka420.h,v 1.4 2017/05/22 17:12:11 ragge Exp $ */ 2caff7b03Sragge /* 3caff7b03Sragge * Copyright (c) 1996 Ludd, University of Lule}, Sweden. 4caff7b03Sragge * All rights reserved. 5caff7b03Sragge * 6caff7b03Sragge * This code is derived from software contributed to Ludd by Bertram Barth. 7caff7b03Sragge * 8caff7b03Sragge * Redistribution and use in source and binary forms, with or without 9caff7b03Sragge * modification, are permitted provided that the following conditions 10caff7b03Sragge * are met: 11caff7b03Sragge * 1. Redistributions of source code must retain the above copyright 12caff7b03Sragge * notice, this list of conditions and the following disclaimer. 13caff7b03Sragge * 2. Redistributions in binary form must reproduce the above copyright 14caff7b03Sragge * notice, this list of conditions and the following disclaimer in the 15caff7b03Sragge * documentation and/or other materials provided with the distribution. 16caff7b03Sragge * 17caff7b03Sragge * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 18caff7b03Sragge * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 19caff7b03Sragge * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 20caff7b03Sragge * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 21caff7b03Sragge * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 22caff7b03Sragge * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23caff7b03Sragge * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24caff7b03Sragge * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25caff7b03Sragge * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 26caff7b03Sragge * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27caff7b03Sragge */ 28caff7b03Sragge 2956effcf2Smatt #ifndef _VAX_KA420_H_ 3056effcf2Smatt #define _VAX_KA420_H_ 3156effcf2Smatt 32caff7b03Sragge /* 33caff7b03Sragge * Definitions for I/O addresses of 34caff7b03Sragge * 35caff7b03Sragge * VAXstation 3100 models 30, 40 (PVAX) 36caff7b03Sragge * MicroVAX 3100 models 10, 20 (Teammate II) 37caff7b03Sragge * MicroVAX 3100 models 10e, 20e (Teammate II) 38caff7b03Sragge * VAXstation 3100 models 38, 48 (PVAX rev#7) 39caff7b03Sragge */ 40caff7b03Sragge 41caff7b03Sragge #define KA420_SIDEX 0x20040004 /* SID extension register */ 42caff7b03Sragge 43caff7b03Sragge #define KA420_CH2_BASE 0x10000000 /* 2nd level cache data area */ 44caff7b03Sragge #define KA420_CH2_END 0x10007FFF 45caff7b03Sragge #define KA420_CH2_SIZE 0x8000 46caff7b03Sragge #define KA420_CT2_BASE 0x10010000 /* 2nd level cache tag area */ 47caff7b03Sragge #define KA420_CT2_END 0x10017FFF 48caff7b03Sragge #define KA420_CT2_SIZE 0x8000 49caff7b03Sragge #define KA420_CH2_CREG 0x20084000 /* 2nd level cache control register */ 50caff7b03Sragge 51caff7b03Sragge #define KA420_CFGTST 0x20020000 /* Configuration and Test register */ 52caff7b03Sragge #define KA420_IORESET 0x20020000 /* I/O Reset register */ 53caff7b03Sragge 54caff7b03Sragge #define KA420_ROM_BASE 0x20040000 /* System module ROM */ 55caff7b03Sragge #define KA420_ROM_END 0x2007FFFF 56caff7b03Sragge #define KA420_ROM_SIZE 0x40000 /* ??? */ 57caff7b03Sragge 58caff7b03Sragge #define KA420_IVN_BASE 0x20040020 /* Interrupt Vector Numbers */ 59caff7b03Sragge #define KA420_IVN_END 0x2004003F 60caff7b03Sragge #define KA420_IVN_SIZE 0x20 61caff7b03Sragge 62caff7b03Sragge #define KA420_HLTCOD 0x20080000 /* Halt Code Register */ 63caff7b03Sragge #define KA420_MSER 0x20080004 /* Memory System Error register */ 64caff7b03Sragge #define KA420_MEAR 0x20080008 /* Memory Error Address register */ 65caff7b03Sragge #define KA420_INTMSK 0x2008000C /* Interrupt Mask register */ 66caff7b03Sragge #define KA420_VDCORG 0x2008000D /* Video Controller Origin Register */ 67caff7b03Sragge #define KA420_VDCSEL 0x2008000E /* Video Controller Select Register */ 68caff7b03Sragge #define KA420_INTREQ 0x2008000F /* Interrupt Request register */ 69caff7b03Sragge #define KA420_INTCLR 0x2008000F /* Interrupt Request clear register */ 70caff7b03Sragge 7160530637Sragge #define KA420_CACR 0x20084000 /* L2 cache ctrl reg */ 7260530637Sragge 73caff7b03Sragge /* 74caff7b03Sragge * Other fixed addresses which should be mapped 75caff7b03Sragge */ 76caff7b03Sragge #define KA420_NWA_BASE 0x20090000 /* Network Address ROM */ 77caff7b03Sragge #define KA420_NWA_END 0x2009007F 78caff7b03Sragge #define KA420_NWA_SIZE 0x80 79caff7b03Sragge #define KA420_SER_BASE 0x200A0000 /* Serial line controller */ 80caff7b03Sragge #define KA420_SER_END 0x200A000F 81caff7b03Sragge #define KA420_SER_SIZE 0x10 82caff7b03Sragge #define KA420_WAT_BASE 0x200B0000 /* TOY clock and NV-RAM */ 83caff7b03Sragge #define KA420_WAT_END 0x200B00FF 84caff7b03Sragge #define KA420_WAT_SIZE 0x100 85caff7b03Sragge #define KA420_DKC_BASE 0x200C0000 /* Disk Controller Ports */ 86caff7b03Sragge #define KA420_DKC_END 0x200C0007 87caff7b03Sragge #define KA420_DKC_SIZE 0x08 88caff7b03Sragge #define KA420_SCS_BASE 0x200C0080 /* Tape (SCSI) Controller Chip */ 89caff7b03Sragge #define KA420_SCS_END 0x200C009F 90caff7b03Sragge #define KA420_SCS_SIZE 0x20 91caff7b03Sragge #define KA420_D16_BASE 0x200D0000 /* 16KB (compatibility) Data Buffer */ 92caff7b03Sragge #define KA420_D16_END 0x200D3FFF 93caff7b03Sragge #define KA420_D16_SIZE 0x4000 94caff7b03Sragge #define KA420_LAN_BASE 0x200E0000 /* LANCE chip registers */ 95caff7b03Sragge #define KA420_LAN_END 0x200E0007 96caff7b03Sragge #define KA420_LAN_SIZE 0x08 97caff7b03Sragge #define KA420_CUR_BASE 0x200F0000 /* Monochrome video cursor chip */ 98caff7b03Sragge #define KA420_CUR_END 0x200F0007 99caff7b03Sragge #define KA420_CUR_SIZE 0x08 100caff7b03Sragge #define KA420_DMA_BASE 0x202D0000 /* 128KB Data Buffer */ 101caff7b03Sragge #define KA420_DMA_END 0x202EFFFF 102caff7b03Sragge #define KA420_DMA_SIZE 0x20000 103caff7b03Sragge 104caff7b03Sragge #define KA420_SCD_DADR 0x200C00A0 /* Tape(SCSI) DMA address register */ 105caff7b03Sragge #define KA420_SCD_DCNT 0x200C00C0 /* Tape(SCSI) DMA byte count reg. */ 106caff7b03Sragge #define KA420_SCD_DDIR 0x200C00C4 /* Tape(SCSI) DMA transfer direction */ 107caff7b03Sragge 108caff7b03Sragge #define KA420_STC_MODE 0x200C00E0 /* Storage Controller Mode register */ 109caff7b03Sragge 110caff7b03Sragge #define KA420_CUR_CMD 0x200F0000 /* Cursor Command Register */ 111caff7b03Sragge #define KA420_CUR_XPOS 0x200F0004 /* Cursor X position */ 112caff7b03Sragge #define KA420_CUR_YPOS 0x200F0008 /* Cursor Y position */ 113caff7b03Sragge 114caff7b03Sragge #define KA420_CUR_XMIN1 0x200F000C /* Region 1 left edge */ 115caff7b03Sragge #define KA420_CUR_XMAX1 0x200F0010 /* Region 1 right edge */ 116caff7b03Sragge #define KA420_CUR_YMIN1 0x200F0014 /* Region 1 top edge */ 117caff7b03Sragge #define KA420_CUR_YMAX1 0x200F0018 /* Region 1 bottom edge */ 118caff7b03Sragge 119caff7b03Sragge #define KA420_CUR_XMIN2 0x200F002C /* Region 2 left edge */ 120caff7b03Sragge #define KA420_CUR_XMAX2 0x200F0030 /* Region 2 right edge */ 121caff7b03Sragge #define KA420_CUR_YMIN2 0x200F0034 /* Region 2 top edge */ 122caff7b03Sragge #define KA420_CUR_YMAX2 0x200F0038 /* Region 2 bottom edge */ 123caff7b03Sragge 124caff7b03Sragge /* 125caff7b03Sragge * Clock-Chip data in NVRAM 126caff7b03Sragge */ 127caff7b03Sragge #define KA420_CPMBX 0x200B0038 /* Console Mailbox (1 byte) */ 128caff7b03Sragge #define KA420_CPFLG 0x200B003C /* Console Program Flags (1 byte) */ 129caff7b03Sragge #define KA420_LK201_ID 0x200B0040 /* Keyboard Variation (1 byte) */ 130caff7b03Sragge #define KA420_CONS_ID 0x200B0044 /* Console Device Type (1 byte) */ 131caff7b03Sragge #define KA420_SCR 0x200B0048 /* Console Scratch RAM */ 132caff7b03Sragge #define KA420_TEMP 0x200B0058 /* Used by System Firmware */ 133caff7b03Sragge #define KA420_BAT_CHK 0x200B0088 /* Battery Check Data */ 134caff7b03Sragge #define KA420_BOOTDEV 0x200B0098 /* Default Boot Device (4 bytes) */ 135caff7b03Sragge #define KA420_BOOTFLG 0x200B00A8 /* Default Boot Flags (4 bytes) */ 136caff7b03Sragge #define KA420_SCRLEN 0x200B00B8 /* Number of pages of SCR (1 byte) */ 137caff7b03Sragge #define KA420_SCSIPORT 0x200B00BC /* Tape Controller Port Data */ 138caff7b03Sragge #define KA420_RESERVED 0x200B00C0 /* Reserved (16 bytes) */ 139caff7b03Sragge 14060530637Sragge /* Used bits in the CFGTST (20020000) register */ 14160530637Sragge #define KA420_CFG_STCMSK 0xc000 /* Storage controller mask */ 14260530637Sragge #define KA420_CFG_RB 0x0000 /* RB (ST506/SCSI) present */ 14360530637Sragge #define KA420_CFG_RD 0x4000 /* RD (SCSI/SCSI) present */ 14460530637Sragge #define KA420_CFG_NONE 0xc000 /* No storage ctlr present */ 14560530637Sragge #define KA420_CFG_MULTU 0x80 /* MicroVAX or VAXstation */ 14660530637Sragge #define KA420_CFG_CACHPR 0x40 /* Secondary cache present */ 14760530637Sragge #define KA420_CFG_L3CON 0x20 /* Console on line #3 of dc */ 14860530637Sragge #define KA420_CFG_CURTEST 0x10 /* Cursor Test (monochrom) */ 14960530637Sragge #define KA420_CFG_VIDOPT 0x08 /* Video option present */ 15060530637Sragge 15160530637Sragge /* Primary cache bits (CADR, IPR 37) */ 15260530637Sragge #define KA420_CADR_S2E 0x80 /* set 2 enable */ 15360530637Sragge #define KA420_CADR_S1E 0x40 /* set 1 enable */ 15460530637Sragge #define KA420_CADR_ISE 0x20 /* insn caching enable */ 15560530637Sragge #define KA420_CADR_DSE 0x10 /* data caching enable */ 15660530637Sragge #define KA420_CADR_WWP 0x02 /* write wrong parity */ 15760530637Sragge #define KA420_CADR_DIA 0x01 /* diagnostic mode */ 15860530637Sragge 15960530637Sragge /* Secondary cache bits (CACR, 20084000) */ 16060530637Sragge #define KA420_CACR_CP3 0x80000000 /* last parity read */ 16160530637Sragge #define KA420_CACR_CP2 0x40000000 /* last parity read */ 16260530637Sragge #define KA420_CACR_CP1 0x20000000 /* last parity read */ 16360530637Sragge #define KA420_CACR_CP0 0x10000000 /* last parity read */ 16460530637Sragge #define KA420_CACR_TPP 0x00100000 /* tag predicted parity */ 16560530637Sragge #define KA420_CACR_TGP 0x00080000 /* tag parity read */ 16660530637Sragge #define KA420_CACR_TGV 0x00040000 /* valid flag */ 16760530637Sragge #define KA420_CACR_TPE 0x00000020 /* tag parity error */ 16860530637Sragge #define KA420_CACR_CEN 0x00000010 /* cache enable */ 16960530637Sragge 17056effcf2Smatt #endif /* _VAX_KA420_H_ */ 171