1*b19c5b0bStsutsui /* $NetBSD: dmareg.h,v 1.6 2007/02/03 05:17:30 tsutsui Exp $ */ 2ad9700faSjeremy 3ad9700faSjeremy /* 4ad9700faSjeremy * Copyright (c) 1994 Peter Galbavy. All rights reserved. 5ad9700faSjeremy * Redistribution and use in source and binary forms, with or without 6ad9700faSjeremy * modification, are permitted provided that the following conditions 7ad9700faSjeremy * are met: 8ad9700faSjeremy * 1. Redistributions of source code must retain the above copyright 9ad9700faSjeremy * notice, this list of conditions and the following disclaimer. 10ad9700faSjeremy * 2. Redistributions in binary form must reproduce the above copyright 11ad9700faSjeremy * notice, this list of conditions and the following disclaimer in the 12ad9700faSjeremy * documentation and/or other materials provided with the distribution. 13ad9700faSjeremy * 3. All advertising materials mentioning features or use of this software 14ad9700faSjeremy * must display the following acknowledgement: 15ad9700faSjeremy * This product includes software developed by Peter Galbavy. 16ad9700faSjeremy * 4. The name of the author may not be used to endorse or promote products 17ad9700faSjeremy * derived from this software without specific prior written permission. 18ad9700faSjeremy * 19ad9700faSjeremy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 20ad9700faSjeremy * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 21ad9700faSjeremy * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 22ad9700faSjeremy * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 23ad9700faSjeremy * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 24ad9700faSjeremy * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 25ad9700faSjeremy * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 26ad9700faSjeremy * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 27ad9700faSjeremy * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 28ad9700faSjeremy * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29ad9700faSjeremy */ 30ad9700faSjeremy 31ad9700faSjeremy #define DMACSRBITS "\020\01INT\02ERR\03DR1\04DR2\05IEN\011WRITE\016ENCNT\017TC\032DMAON" 32ad9700faSjeremy 33*b19c5b0bStsutsui #define DMAREG_SIZE 0x10 34*b19c5b0bStsutsui 35*b19c5b0bStsutsui #define DMA_REG_CSR 0x00 36*b19c5b0bStsutsui #define DMA_REG_ADDR 0x04 37*b19c5b0bStsutsui #define DMA_REG_BCNT 0x08 38*b19c5b0bStsutsui #define DMA_REG_TEST 0x0c 39*b19c5b0bStsutsui 40ad9700faSjeremy struct dma_regs { 4110b1a7beSchs uint32_t csr; /* DMA CSR */ 424d674244Sgwr /* bits common to all revs. */ 43ad9700faSjeremy #define D_INT_PEND 0x00000001 /* interrupt pending */ 44ad9700faSjeremy #define D_ERR_PEND 0x00000002 /* error pending */ 454d674244Sgwr #define D_PACKCNT 0x0000000c /* byte pack count */ 46ad9700faSjeremy #define D_INT_EN 0x00000010 /* interrupt enable */ 474d674244Sgwr #define D_FLUSH 0x00000020 /* invalidate fifo */ 484d674244Sgwr #define D_DRAIN 0x00000040 /* drain fifo */ 49ad9700faSjeremy #define D_RESET 0x00000080 /* reset scsi */ 504d674244Sgwr #define D_WRITE 0x00000100 /* device -> mem */ 51ad9700faSjeremy #define D_EN_DMA 0x00000200 /* enable DMA requests */ 524d674244Sgwr #define D_R_PEND 0x00000400 /* REV1,ESC: request pending */ 534d674244Sgwr #define D_BYTEADR 0x00001800 /* REV1: next byte address */ 544d674244Sgwr #define D_EN_CNT 0x00002000 /* REV1: enable byte counter */ 554d674244Sgwr #define D_TC 0x00004000 /* REV1,2: terminal count */ 564d674244Sgwr 574d674244Sgwr #define D_BURST_SIZE 0x000c0000 /* read/write burst size */ 58ad9700faSjeremy #define D_BURST_16 0x00000000 /* 16-byte bursts */ 59ad9700faSjeremy #define D_BURST_32 0x00040000 /* 32-byte bursts */ 604d674244Sgwr #define D_BURST_0 0x00080000 /* no bursts (SCSI-only) */ 614d674244Sgwr 624d674244Sgwr #define D_TWO_CYCLE 0x00200000 /* REV3: 2 clocks per transfer */ 63ad9700faSjeremy #define D_FASTER 0x00400000 /* 3 clocks per transfer */ 64ad9700faSjeremy #define D_TCI_DIS 0x00800000 /* disable intr on D_TC */ 654d674244Sgwr 66ad9700faSjeremy #define D_EN_NEXT 0x01000000 /* enable auto next address */ 67ad9700faSjeremy #define D_DMA_ON 0x02000000 /* enable dma from scsi */ 68ad9700faSjeremy #define D_A_LOADED 0x04000000 /* address loaded */ 69ad9700faSjeremy #define D_NA_LOADED 0x08000000 /* next address loaded */ 704d674244Sgwr 71ad9700faSjeremy #define D_DEV_ID 0xf0000000 /* device ID */ 72ad9700faSjeremy #define DMAREV_0 0x00000000 /* Sunray DMA */ 73ad9700faSjeremy #define DMAREV_ESC 0x40000000 /* DMA ESC array */ 74ad9700faSjeremy #define DMAREV_1 0x80000000 /* 'DMA' */ 75ad9700faSjeremy #define DMAREV_PLUS 0x90000000 /* 'DMA+' */ 76ad9700faSjeremy #define DMAREV_2 0xa0000000 /* 'DMA2' */ 77ad9700faSjeremy 7810b1a7beSchs uint32_t addr; 794d674244Sgwr #define DMA_D_ADDR 0x01 /* DMA ADDR (in longs) */ 80ad9700faSjeremy 8110b1a7beSchs uint32_t bcnt; /* DMA COUNT (in longs) */ 82ad9700faSjeremy #define D_BCNT_MASK 0x00ffffff /* only 24 bits */ 83ad9700faSjeremy 8410b1a7beSchs uint32_t test; /* DMA TEST (in longs) */ 85ad9700faSjeremy #define en_testcsr addr /* enet registers overlap */ 86ad9700faSjeremy #define en_cachev bcnt 87ad9700faSjeremy #define en_bar test 88ad9700faSjeremy }; 89