1*90d7b449Sthorpej /* $NetBSD: schizo.c,v 1.47 2022/01/21 19:14:14 thorpej Exp $ */
2e8f7f452Smrg /* $OpenBSD: schizo.c,v 1.55 2008/08/18 20:29:37 brad Exp $ */
3e8f7f452Smrg
4e8f7f452Smrg /*
5e8f7f452Smrg * Copyright (c) 2002 Jason L. Wright (jason@thought.net)
6e8f7f452Smrg * Copyright (c) 2003 Henric Jungheim
7529bbcf9Smrg * Copyright (c) 2008, 2009, 2010, 2012 Matthew R. Green
8e8f7f452Smrg * All rights reserved.
9e8f7f452Smrg *
10e8f7f452Smrg * Redistribution and use in source and binary forms, with or without
11e8f7f452Smrg * modification, are permitted provided that the following conditions
12e8f7f452Smrg * are met:
13e8f7f452Smrg * 1. Redistributions of source code must retain the above copyright
14e8f7f452Smrg * notice, this list of conditions and the following disclaimer.
15e8f7f452Smrg * 2. Redistributions in binary form must reproduce the above copyright
16e8f7f452Smrg * notice, this list of conditions and the following disclaimer in the
17e8f7f452Smrg * documentation and/or other materials provided with the distribution.
18e8f7f452Smrg *
19e8f7f452Smrg * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20e8f7f452Smrg * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
21e8f7f452Smrg * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22e8f7f452Smrg * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
23e8f7f452Smrg * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24e8f7f452Smrg * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
25e8f7f452Smrg * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26e8f7f452Smrg * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
27e8f7f452Smrg * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
28e8f7f452Smrg * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29e8f7f452Smrg * POSSIBILITY OF SUCH DAMAGE.
30e8f7f452Smrg */
31e8f7f452Smrg
32f72d1cdaSmrg #include <sys/cdefs.h>
33*90d7b449Sthorpej __KERNEL_RCSID(0, "$NetBSD: schizo.c,v 1.47 2022/01/21 19:14:14 thorpej Exp $");
34f72d1cdaSmrg
35e8f7f452Smrg #include <sys/param.h>
36e8f7f452Smrg #include <sys/device.h>
37e8f7f452Smrg #include <sys/errno.h>
38e8f7f452Smrg #include <sys/extent.h>
39d1b2ece1Smacallan #include <sys/kmem.h>
40e8f7f452Smrg #include <sys/malloc.h>
41e8f7f452Smrg #include <sys/systm.h>
42e8f7f452Smrg #include <sys/time.h>
43e8f7f452Smrg #include <sys/reboot.h>
44e8f7f452Smrg
45e8f7f452Smrg #define _SPARC_BUS_DMA_PRIVATE
46b6584574Sdyoung #include <sys/bus.h>
47e8f7f452Smrg #include <machine/autoconf.h>
48e8f7f452Smrg #include <machine/psl.h>
49e8f7f452Smrg
50e8f7f452Smrg #include <dev/pci/pcivar.h>
51e8f7f452Smrg #include <dev/pci/pcireg.h>
52e8f7f452Smrg
53e8f7f452Smrg #include <sparc64/dev/iommureg.h>
54e8f7f452Smrg #include <sparc64/dev/iommuvar.h>
55e8f7f452Smrg #include <sparc64/dev/schizoreg.h>
56e8f7f452Smrg #include <sparc64/dev/schizovar.h>
57e8f7f452Smrg #include <sparc64/sparc64/cache.h>
58e8f7f452Smrg
59e8f7f452Smrg #ifdef DEBUG
60e8f7f452Smrg #define SDB_PROM 0x01
61e8f7f452Smrg #define SDB_BUSMAP 0x02
62e8f7f452Smrg #define SDB_INTR 0x04
6399caaf2dSmrg #define SDB_INTMAP 0x08
6499caaf2dSmrg #define SDB_CONF 0x10
65d991cc1dSmrg int schizo_debug = 0x0;
66e8f7f452Smrg #define DPRINTF(l, s) do { if (schizo_debug & l) printf s; } while (0)
67e8f7f452Smrg #else
68e8f7f452Smrg #define DPRINTF(l, s)
69e8f7f452Smrg #endif
70e8f7f452Smrg
71e8f7f452Smrg extern struct sparc_pci_chipset _sparc_pci_chipset;
72e8f7f452Smrg
73ae8fd9fdSchristos static int schizo_match(device_t, cfdata_t, void *);
74ae8fd9fdSchristos static void schizo_attach(device_t, device_t, void *);
7599caaf2dSmrg static int schizo_print(void *aux, const char *p);
7699caaf2dSmrg
7719c1caefSjdc #ifdef DEBUG
7819c1caefSjdc void schizo_print_regs(int unit, int what);
7919c1caefSjdc #endif
8019c1caefSjdc
81a9190d7fSchristos CFATTACH_DECL_NEW(schizo, sizeof(struct schizo_softc),
8299caaf2dSmrg schizo_match, schizo_attach, NULL, NULL);
8399caaf2dSmrg
84e8f7f452Smrg void schizo_init_iommu(struct schizo_softc *, struct schizo_pbm *);
85e8f7f452Smrg
86e8f7f452Smrg void schizo_set_intr(struct schizo_softc *, struct schizo_pbm *, int,
8799caaf2dSmrg int (*handler)(void *), void *, int, const char *);
88e8f7f452Smrg int schizo_ue(void *);
89e8f7f452Smrg int schizo_ce(void *);
90e8f7f452Smrg int schizo_safari_error(void *);
91e8f7f452Smrg int schizo_pci_error(void *);
92e8f7f452Smrg
93e8f7f452Smrg pci_chipset_tag_t schizo_alloc_chipset(struct schizo_pbm *, int,
94e8f7f452Smrg pci_chipset_tag_t);
95e8f7f452Smrg bus_space_tag_t schizo_alloc_mem_tag(struct schizo_pbm *);
96e8f7f452Smrg bus_space_tag_t schizo_alloc_io_tag(struct schizo_pbm *);
97e8f7f452Smrg bus_space_tag_t schizo_alloc_config_tag(struct schizo_pbm *);
98e8f7f452Smrg bus_space_tag_t schizo_alloc_bus_tag(struct schizo_pbm *, const char *,
9999caaf2dSmrg int);
100e8f7f452Smrg bus_dma_tag_t schizo_alloc_dma_tag(struct schizo_pbm *);
101e8f7f452Smrg
102e8f7f452Smrg pcireg_t schizo_conf_read(pci_chipset_tag_t, pcitag_t, int);
103e8f7f452Smrg void schizo_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
104e8f7f452Smrg
10599caaf2dSmrg int schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
10699caaf2dSmrg int flags, vaddr_t unused, bus_space_handle_t *hp);
10799caaf2dSmrg static paddr_t schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr,
10899caaf2dSmrg off_t off, int prot, int flags);
10999caaf2dSmrg static void *schizo_intr_establish(bus_space_tag_t, int, int, int (*)(void *),
11099caaf2dSmrg void *, void(*)(void));
111d3e53912Sdyoung static int schizo_pci_intr_map(const struct pci_attach_args *,
112d3e53912Sdyoung pci_intr_handle_t *);
11399caaf2dSmrg static void *schizo_pci_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
11499caaf2dSmrg int, int (*)(void *), void *);
1156a475604Smrg static int schizo_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
1166a475604Smrg bus_size_t, int, bus_dmamap_t *);
117e8f7f452Smrg
118e8f7f452Smrg int
schizo_match(device_t parent,cfdata_t match,void * aux)119cbab9cadSchs schizo_match(device_t parent, cfdata_t match, void *aux)
120e8f7f452Smrg {
121e8f7f452Smrg struct mainbus_attach_args *ma = aux;
122e8f7f452Smrg char *str;
123e8f7f452Smrg
124e8f7f452Smrg if (strcmp(ma->ma_name, "pci") != 0)
125e8f7f452Smrg return (0);
126e8f7f452Smrg
12799caaf2dSmrg str = prom_getpropstring(ma->ma_node, "model");
128e8f7f452Smrg if (strcmp(str, "schizo") == 0)
129e8f7f452Smrg return (1);
130e8f7f452Smrg
13199caaf2dSmrg str = prom_getpropstring(ma->ma_node, "compatible");
132e8f7f452Smrg if (strcmp(str, "pci108e,8001") == 0)
133e8f7f452Smrg return (1);
134e8f7f452Smrg if (strcmp(str, "pci108e,8002") == 0) /* XMITS */
135e8f7f452Smrg return (1);
136e8f7f452Smrg if (strcmp(str, "pci108e,a801") == 0) /* Tomatillo */
137e8f7f452Smrg return (1);
138e8f7f452Smrg
139e8f7f452Smrg return (0);
140e8f7f452Smrg }
141e8f7f452Smrg
142e8f7f452Smrg void
schizo_attach(device_t parent,device_t self,void * aux)143cbab9cadSchs schizo_attach(device_t parent, device_t self, void *aux)
144e8f7f452Smrg {
145ae8fd9fdSchristos struct schizo_softc *sc = device_private(self);
146e8f7f452Smrg struct mainbus_attach_args *ma = aux;
1470de49cb6Smrg struct schizo_pbm *pbm;
14809c1408dSmrg struct iommu_state *is;
1490de49cb6Smrg struct pcibus_attach_args pba;
15019c1caefSjdc uint64_t reg, eccctrl, ino_bitmap;
15119c1caefSjdc int *busranges = NULL, nranges, *ino_bitmaps = NULL, nbitmaps;
152e8f7f452Smrg char *str;
153546f8cf5Smrg bool no_sc;
154e8f7f452Smrg
155ebc9e233Smrg aprint_normal(": addr %" PRIx64, ma->ma_reg[0].ur_paddr);
15699caaf2dSmrg str = prom_getpropstring(ma->ma_node, "compatible");
157e8f7f452Smrg if (strcmp(str, "pci108e,a801") == 0)
158e8f7f452Smrg sc->sc_tomatillo = 1;
159529bbcf9Smrg
160ae8fd9fdSchristos sc->sc_dev = self;
161e8f7f452Smrg sc->sc_node = ma->ma_node;
162e8f7f452Smrg sc->sc_dmat = ma->ma_dmatag;
16399caaf2dSmrg sc->sc_bustag = ma->ma_bustag;
164e8f7f452Smrg
16563cc0816Smartin sc->sc_ver = prom_getpropint(sc->sc_node, "version#", 0);
16663cc0816Smartin
1670de49cb6Smrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[1].ur_paddr - 0x10000UL,
16899caaf2dSmrg sizeof(struct schizo_regs), 0,
16999caaf2dSmrg &sc->sc_ctrlh)) {
170ebc9e233Smrg aprint_error(": failed to map registers\n");
171e8f7f452Smrg return;
172e8f7f452Smrg }
173e8f7f452Smrg
1747f874d88Smrg sc->sc_ign = INTIGN(ma->ma_upaid << INTMAP_IGN_SHIFT);
1755adba7ecSmrg
176e8f7f452Smrg /* enable schizo ecc error interrupts */
17799caaf2dSmrg eccctrl = schizo_read(sc, SCZ_ECCCTRL);
17899caaf2dSmrg eccctrl |= SCZ_ECCCTRL_EE_INTEN |
17999caaf2dSmrg SCZ_ECCCTRL_UE_INTEN |
18099caaf2dSmrg SCZ_ECCCTRL_CE_INTEN;
18199caaf2dSmrg schizo_write(sc, SCZ_ECCCTRL, eccctrl);
182e8f7f452Smrg
18302991323Schs pbm = kmem_zalloc(sizeof(*pbm), KM_SLEEP);
18419c1caefSjdc #ifdef DEBUG
18519c1caefSjdc sc->sc_pbm = pbm;
18619c1caefSjdc #endif
187e8f7f452Smrg pbm->sp_sc = sc;
18899caaf2dSmrg pbm->sp_regt = sc->sc_bustag;
189e8f7f452Smrg
1900de49cb6Smrg if ((ma->ma_reg[0].ur_paddr & 0x00700000) == 0x00600000)
191a375e7c5Smrg pbm->sp_bus_a = 1;
192a375e7c5Smrg else
193a375e7c5Smrg pbm->sp_bus_a = 0;
194a375e7c5Smrg
1950de49cb6Smrg /*
1960de49cb6Smrg * Map interrupt registers
1970de49cb6Smrg */
1980de49cb6Smrg if (bus_space_map(sc->sc_bustag, ma->ma_reg[0].ur_paddr,
1990de49cb6Smrg ma->ma_reg[0].ur_len,
2000de49cb6Smrg BUS_SPACE_MAP_LINEAR, &pbm->sp_intrh)) {
20119c1caefSjdc aprint_error(": failed to map interrupt registers\n");
20250369d2fSchristos kmem_free(pbm, sizeof(*pbm));
2030de49cb6Smrg return;
2040de49cb6Smrg }
2050de49cb6Smrg
20619c1caefSjdc #ifdef DEBUG
20719c1caefSjdc /*
20819c1caefSjdc * Map ichip registers
20919c1caefSjdc */
21019c1caefSjdc if (sc->sc_tomatillo)
21119c1caefSjdc if (bus_space_map(sc->sc_bustag, ma->ma_reg[3].ur_paddr,
21219c1caefSjdc ma->ma_reg[3].ur_len,
21319c1caefSjdc BUS_SPACE_MAP_LINEAR, &pbm->sp_ichiph)) {
21419c1caefSjdc aprint_error(": failed to map ichip registers\n");
21519c1caefSjdc kmem_free(pbm, sizeof(*pbm));
21619c1caefSjdc return;
21719c1caefSjdc }
21819c1caefSjdc #endif
21919c1caefSjdc
22099caaf2dSmrg if (prom_getprop(sc->sc_node, "ranges", sizeof(struct schizo_range),
221e8f7f452Smrg &pbm->sp_nrange, (void **)&pbm->sp_range))
222e8f7f452Smrg panic("schizo: can't get ranges");
223e8f7f452Smrg
22499caaf2dSmrg if (prom_getprop(sc->sc_node, "bus-range", sizeof(int), &nranges,
225e8f7f452Smrg (void **)&busranges))
226e8f7f452Smrg panic("schizo: can't get bus-range");
227e8f7f452Smrg
22819c1caefSjdc aprint_normal(": %s, version %d, ign %x, bus %c %d to %d\n",
229529bbcf9Smrg sc->sc_tomatillo ? "Tomatillo" : "Schizo", sc->sc_ver,
230529bbcf9Smrg sc->sc_ign, pbm->sp_bus_a ? 'A' : 'B', busranges[0], busranges[1]);
231ebc9e233Smrg aprint_naive("\n");
232e8f7f452Smrg
233e8f7f452Smrg if (bus_space_subregion(pbm->sp_regt, sc->sc_ctrlh,
23499caaf2dSmrg pbm->sp_bus_a ? offsetof(struct schizo_regs, pbm_a) :
235e8f7f452Smrg offsetof(struct schizo_regs, pbm_b),
236e8f7f452Smrg sizeof(struct schizo_pbm_regs),
237e8f7f452Smrg &pbm->sp_regh)) {
238e8f7f452Smrg panic("schizo: unable to create PBM handle");
239e8f7f452Smrg }
240e8f7f452Smrg
24109c1408dSmrg is = &pbm->sp_is;
24209c1408dSmrg pbm->sp_sb.sb_is = is;
243546f8cf5Smrg no_sc = prom_getproplen(sc->sc_node, "no-streaming-cache") >= 0;
244546f8cf5Smrg if (no_sc)
245ae8fd9fdSchristos aprint_debug_dev(sc->sc_dev, "no streaming buffers\n");
246546f8cf5Smrg else {
24709c1408dSmrg vaddr_t va = (vaddr_t)&pbm->sp_flush[0x40];
24809c1408dSmrg
24909c1408dSmrg /*
25009c1408dSmrg * Initialize the strbuf_ctl.
25109c1408dSmrg *
25209c1408dSmrg * The flush sync buffer must be 64-byte aligned.
25309c1408dSmrg */
25409c1408dSmrg is->is_sb[0] = &pbm->sp_sb;
25509c1408dSmrg is->is_sb[0]->sb_flush = (void *)(va & ~0x3f);
25609c1408dSmrg
25709c1408dSmrg bus_space_subregion(pbm->sp_regt, pbm->sp_regh,
25809c1408dSmrg offsetof(struct schizo_pbm_regs, strbuf),
25909c1408dSmrg sizeof(struct iommu_strbuf), &is->is_sb[0]->sb_sb);
26009c1408dSmrg }
26109c1408dSmrg
262ae8fd9fdSchristos aprint_normal_dev(sc->sc_dev, " ");
26349da7750Smrg if (sc->sc_tomatillo)
26449da7750Smrg is->is_flags |= IOMMU_SYNC_BEFORE_UNMAP;
265e8f7f452Smrg schizo_init_iommu(sc, pbm);
266e8f7f452Smrg
267e8f7f452Smrg pbm->sp_memt = schizo_alloc_mem_tag(pbm);
268e8f7f452Smrg pbm->sp_iot = schizo_alloc_io_tag(pbm);
269e8f7f452Smrg pbm->sp_cfgt = schizo_alloc_config_tag(pbm);
270e8f7f452Smrg pbm->sp_dmat = schizo_alloc_dma_tag(pbm);
271a6b2b839Sdyoung pbm->sp_flags = (pbm->sp_memt ? PCI_FLAGS_MEM_OKAY : 0) |
272a6b2b839Sdyoung (pbm->sp_iot ? PCI_FLAGS_IO_OKAY : 0);
273e8f7f452Smrg
274e8f7f452Smrg if (bus_space_map(pbm->sp_cfgt, 0, 0x1000000, 0, &pbm->sp_cfgh))
275e8f7f452Smrg panic("schizo: could not map config space");
276e8f7f452Smrg
277e8f7f452Smrg pbm->sp_pc = schizo_alloc_chipset(pbm, sc->sc_node,
278e8f7f452Smrg &_sparc_pci_chipset);
279d0b58900Snakayama pbm->sp_pc->spc_busmax = busranges[1];
280d1b2ece1Smacallan pbm->sp_pc->spc_busnode = kmem_zalloc(sizeof(*pbm->sp_pc->spc_busnode),
28102991323Schs KM_SLEEP);
282e8f7f452Smrg
283e8f7f452Smrg pba.pba_bus = busranges[0];
284e8f7f452Smrg pba.pba_bridgetag = NULL;
285e8f7f452Smrg pba.pba_pc = pbm->sp_pc;
286e8f7f452Smrg pba.pba_flags = pbm->sp_flags;
287e8f7f452Smrg pba.pba_dmat = pbm->sp_dmat;
28899caaf2dSmrg pba.pba_dmat64 = NULL; /* XXX */
289e8f7f452Smrg pba.pba_memt = pbm->sp_memt;
290e8f7f452Smrg pba.pba_iot = pbm->sp_iot;
291e8f7f452Smrg
292e8f7f452Smrg free(busranges, M_DEVBUF);
293e8f7f452Smrg
294e8f7f452Smrg schizo_pbm_write(pbm, SCZ_PCI_INTR_RETRY, 5);
295e8f7f452Smrg
296e8f7f452Smrg /* clear out the bus errors */
297e8f7f452Smrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, schizo_pbm_read(pbm, SCZ_PCI_CTRL));
298e8f7f452Smrg schizo_pbm_write(pbm, SCZ_PCI_AFSR, schizo_pbm_read(pbm, SCZ_PCI_AFSR));
299e8f7f452Smrg schizo_cfg_write(pbm, PCI_COMMAND_STATUS_REG,
300e8f7f452Smrg schizo_cfg_read(pbm, PCI_COMMAND_STATUS_REG));
301e8f7f452Smrg
302e8f7f452Smrg reg = schizo_pbm_read(pbm, SCZ_PCI_CTRL);
303e8f7f452Smrg /* enable/disable error interrupts and arbiter */
304529bbcf9Smrg reg |= SCZ_PCICTRL_EEN | SCZ_PCICTRL_MMU_INT;
305529bbcf9Smrg if (sc->sc_tomatillo) {
306e8f7f452Smrg reg &= ~SCZ_PCICTRL_SBH_INT;
307529bbcf9Smrg reg |= TOM_PCICTRL_ARB;
308529bbcf9Smrg reg |= TOM_PCICTRL_PRM | TOM_PCICTRL_PRO |
309529bbcf9Smrg TOM_PCICTRL_PRL;
310529bbcf9Smrg if (sc->sc_ver <= 1) /* 2.0 */
311529bbcf9Smrg reg |= TOM_PCICTRL_DTO_INT;
312529bbcf9Smrg else
313529bbcf9Smrg reg |= SCZ_PCICTRL_PTO;
314529bbcf9Smrg } else
315529bbcf9Smrg reg |= SCZ_PCICTRL_SBH_INT | SCZ_PCICTRL_ARB;
316529bbcf9Smrg if (OF_getproplen(sc->sc_node, "no-bus-parking") < 0)
317529bbcf9Smrg reg |= SCZ_PCICTRL_PARK;
318e8f7f452Smrg schizo_pbm_write(pbm, SCZ_PCI_CTRL, reg);
319e8f7f452Smrg
320e8f7f452Smrg reg = schizo_pbm_read(pbm, SCZ_PCI_DIAG);
321e8f7f452Smrg reg &= ~(SCZ_PCIDIAG_D_RTRYARB | SCZ_PCIDIAG_D_RETRY |
322e8f7f452Smrg SCZ_PCIDIAG_D_INTSYNC);
323e8f7f452Smrg schizo_pbm_write(pbm, SCZ_PCI_DIAG, reg);
324e8f7f452Smrg
32519c1caefSjdc if (prom_getprop(sc->sc_node, "ino-bitmap", sizeof(int), &nbitmaps,
32619c1caefSjdc (void **)&ino_bitmaps)) {
32719c1caefSjdc /* No property - set defaults (double map UE, CE, SERR). */
32899caaf2dSmrg if (pbm->sp_bus_a)
32948c485efSmartin ino_bitmap = __BIT(SCZ_PCIERR_A_INO);
33019c1caefSjdc else
33148c485efSmartin ino_bitmap = __BIT(SCZ_PCIERR_B_INO);
33248c485efSmartin ino_bitmap |= __BIT(SCZ_UE_INO) | __BIT(SCZ_CE_INO) |
33348c485efSmartin __BIT(SCZ_SERR_INO);
33419c1caefSjdc } else
33519c1caefSjdc ino_bitmap = (uint64_t) ino_bitmaps[1] << 32 | ino_bitmaps[0];
33619c1caefSjdc DPRINTF(SDB_INTR, ("ino_bitmap=0x%016" PRIx64 "\n", ino_bitmap));
33719c1caefSjdc
33848c485efSmartin if (ino_bitmap & __BIT(SCZ_PCIERR_A_INO))
339e8f7f452Smrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
340e8f7f452Smrg pbm, SCZ_PCIERR_A_INO, "pci_a");
34148c485efSmartin if (ino_bitmap & __BIT(SCZ_PCIERR_B_INO))
342e8f7f452Smrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_pci_error,
343e8f7f452Smrg pbm, SCZ_PCIERR_B_INO, "pci_b");
34448c485efSmartin if (ino_bitmap & __BIT(SCZ_UE_INO))
345e8f7f452Smrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ue, sc, SCZ_UE_INO,
346e8f7f452Smrg "ue");
34748c485efSmartin if (ino_bitmap & __BIT(SCZ_CE_INO))
348e8f7f452Smrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_ce, sc, SCZ_CE_INO,
349e8f7f452Smrg "ce");
35048c485efSmartin if (ino_bitmap & __BIT(SCZ_SERR_INO))
351e8f7f452Smrg schizo_set_intr(sc, pbm, PIL_HIGH, schizo_safari_error, sc,
352e8f7f452Smrg SCZ_SERR_INO, "safari");
353e8f7f452Smrg
354546f8cf5Smrg if (sc->sc_tomatillo) {
355546f8cf5Smrg /*
356a38cbfb2Smrg * Enable the IOCACHE.
357546f8cf5Smrg */
358546f8cf5Smrg uint64_t iocache_csr;
359546f8cf5Smrg
360a38cbfb2Smrg iocache_csr = TOM_IOCACHE_CSR_WRT_PEN |
361a38cbfb2Smrg (1 << TOM_IOCACHE_CSR_POFFSET_SHIFT) |
362a38cbfb2Smrg TOM_IOCACHE_CSR_PEN_RDM |
363a38cbfb2Smrg TOM_IOCACHE_CSR_PEN_ONE |
364a38cbfb2Smrg TOM_IOCACHE_CSR_PEN_LINE;
365a38cbfb2Smrg schizo_pbm_write(pbm, SCZ_PCI_IOCACHE_CSR, iocache_csr);
366546f8cf5Smrg }
367546f8cf5Smrg
36865c738d1Sthorpej config_found(sc->sc_dev, &pba, schizo_print,
369*90d7b449Sthorpej CFARGS(.devhandle = device_handle(self)));
370e8f7f452Smrg }
371e8f7f452Smrg
372e8f7f452Smrg int
schizo_ue(void * vsc)373e8f7f452Smrg schizo_ue(void *vsc)
374e8f7f452Smrg {
375e8f7f452Smrg struct schizo_softc *sc = vsc;
376e8f7f452Smrg
377ae8fd9fdSchristos panic("%s: uncorrectable error", device_xname(sc->sc_dev));
378e8f7f452Smrg return (1);
379e8f7f452Smrg }
380e8f7f452Smrg
381e8f7f452Smrg int
schizo_ce(void * vsc)382e8f7f452Smrg schizo_ce(void *vsc)
383e8f7f452Smrg {
384e8f7f452Smrg struct schizo_softc *sc = vsc;
385e8f7f452Smrg
386ae8fd9fdSchristos panic("%s: correctable error", device_xname(sc->sc_dev));
387e8f7f452Smrg return (1);
388e8f7f452Smrg }
389e8f7f452Smrg
390e8f7f452Smrg int
schizo_pci_error(void * vpbm)391e8f7f452Smrg schizo_pci_error(void *vpbm)
392e8f7f452Smrg {
393e8f7f452Smrg struct schizo_pbm *sp = vpbm;
394e8f7f452Smrg struct schizo_softc *sc = sp->sp_sc;
39599caaf2dSmrg u_int64_t afsr, afar, ctrl, tfar;
396e8f7f452Smrg u_int32_t csr;
39799caaf2dSmrg char bits[128];
398e8f7f452Smrg
399e8f7f452Smrg afsr = schizo_pbm_read(sp, SCZ_PCI_AFSR);
400e8f7f452Smrg afar = schizo_pbm_read(sp, SCZ_PCI_AFAR);
401e8f7f452Smrg ctrl = schizo_pbm_read(sp, SCZ_PCI_CTRL);
402e8f7f452Smrg csr = schizo_cfg_read(sp, PCI_COMMAND_STATUS_REG);
403e8f7f452Smrg
404ae8fd9fdSchristos printf("%s: pci bus %c error\n", device_xname(sc->sc_dev),
405e8f7f452Smrg sp->sp_bus_a ? 'A' : 'B');
406e8f7f452Smrg
4079a5d3f28Schristos snprintb(bits, sizeof(bits), SCZ_PCIAFSR_BITS, afsr);
4089a5d3f28Schristos printf("PCIAFSR=%s\n", bits);
4096a8cbeadSnakayama printf("PCIAFAR=%" PRIx64 "\n", afar);
4109a5d3f28Schristos snprintb(bits, sizeof(bits), SCZ_PCICTRL_BITS, ctrl);
4119a5d3f28Schristos printf("PCICTRL=%s\n", bits);
41299caaf2dSmrg #ifdef PCI_COMMAND_STATUS_BITS
4139a5d3f28Schristos snprintb(bits, sizeof(bits), PCI_COMMAND_STATUS_BITS, csr);
4149a5d3f28Schristos printf("PCICSR=%s\n", bits);
41599caaf2dSmrg #endif
416e8f7f452Smrg
417e8f7f452Smrg if (ctrl & SCZ_PCICTRL_MMU_ERR) {
418e8f7f452Smrg ctrl = schizo_pbm_read(sp, SCZ_PCI_IOMMU_CTRL);
4196a8cbeadSnakayama printf("IOMMUCTRL=%" PRIx64 "\n", ctrl);
420e8f7f452Smrg
421e8f7f452Smrg if ((ctrl & TOM_IOMMU_ERR) == 0)
422e8f7f452Smrg goto clear_error;
423e8f7f452Smrg
424e8f7f452Smrg if (sc->sc_tomatillo) {
425e8f7f452Smrg tfar = schizo_pbm_read(sp, TOM_PCI_IOMMU_TFAR);
4266a8cbeadSnakayama printf("IOMMUTFAR=%" PRIx64 "\n", tfar);
427e8f7f452Smrg }
428e8f7f452Smrg
429e8f7f452Smrg /* These are non-fatal if target abort was signalled. */
430e8f7f452Smrg if ((ctrl & TOM_IOMMU_ERR_MASK) == TOM_IOMMU_INV_ERR ||
431e8f7f452Smrg ctrl & TOM_IOMMU_ILLTSBTBW_ERR ||
432e8f7f452Smrg ctrl & TOM_IOMMU_BADVA_ERR) {
433e8f7f452Smrg if (csr & PCI_STATUS_TARGET_TARGET_ABORT) {
434e8f7f452Smrg schizo_pbm_write(sp, SCZ_PCI_IOMMU_CTRL, ctrl);
435e8f7f452Smrg goto clear_error;
436e8f7f452Smrg }
437e8f7f452Smrg }
438e8f7f452Smrg }
439e8f7f452Smrg
440184f8125Smrg panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
441e8f7f452Smrg
442e8f7f452Smrg clear_error:
443e8f7f452Smrg schizo_cfg_write(sp, PCI_COMMAND_STATUS_REG, csr);
444e8f7f452Smrg schizo_pbm_write(sp, SCZ_PCI_CTRL, ctrl);
445e8f7f452Smrg schizo_pbm_write(sp, SCZ_PCI_AFSR, afsr);
446e8f7f452Smrg return (1);
447e8f7f452Smrg }
448e8f7f452Smrg
449e8f7f452Smrg int
schizo_safari_error(void * vsc)450e8f7f452Smrg schizo_safari_error(void *vsc)
451e8f7f452Smrg {
452e8f7f452Smrg struct schizo_softc *sc = vsc;
453e8f7f452Smrg
454ae8fd9fdSchristos printf("%s: safari error\n", device_xname(sc->sc_dev));
455e8f7f452Smrg
4566a8cbeadSnakayama printf("ERRLOG=%" PRIx64 "\n", schizo_read(sc, SCZ_SAFARI_ERRLOG));
4576a8cbeadSnakayama printf("UE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFSR));
4586a8cbeadSnakayama printf("UE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_UE_AFAR));
4596a8cbeadSnakayama printf("CE_AFSR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFSR));
4606a8cbeadSnakayama printf("CE_AFAR=%" PRIx64 "\n", schizo_read(sc, SCZ_CE_AFAR));
461e8f7f452Smrg
462184f8125Smrg panic("%s: %s: fatal", __func__, device_xname(sc->sc_dev));
463e8f7f452Smrg return (1);
464e8f7f452Smrg }
465e8f7f452Smrg
466e8f7f452Smrg void
schizo_init_iommu(struct schizo_softc * sc,struct schizo_pbm * pbm)467e8f7f452Smrg schizo_init_iommu(struct schizo_softc *sc, struct schizo_pbm *pbm)
468e8f7f452Smrg {
469e8f7f452Smrg struct iommu_state *is = &pbm->sp_is;
470e8f7f452Smrg int *vdma = NULL, nitem, tsbsize = 7;
471e8f7f452Smrg u_int32_t iobase = -1;
472e8f7f452Smrg char *name;
473e8f7f452Smrg
4746a475604Smrg /* punch in our copies */
475e8f7f452Smrg is->is_bustag = pbm->sp_regt;
47609c1408dSmrg bus_space_subregion(is->is_bustag, pbm->sp_regh,
477e8f7f452Smrg offsetof(struct schizo_pbm_regs, iommu),
478a38cbfb2Smrg sizeof(struct iommureg2),
47909c1408dSmrg &is->is_iommu);
480e8f7f452Smrg
481e8f7f452Smrg /*
482e8f7f452Smrg * Separate the men from the boys. If the `virtual-dma'
483e8f7f452Smrg * property exists, use it.
484e8f7f452Smrg */
48599caaf2dSmrg if (!prom_getprop(sc->sc_node, "virtual-dma", sizeof(vdma), &nitem,
486e8f7f452Smrg (void **)&vdma)) {
487e8f7f452Smrg /* Damn. Gotta use these values. */
488e8f7f452Smrg iobase = vdma[0];
489e8f7f452Smrg #define TSBCASE(x) case 1 << ((x) + 23): tsbsize = (x); break
490e8f7f452Smrg switch (vdma[1]) {
491b905acb3Smrg TSBCASE(1);
492b905acb3Smrg TSBCASE(2);
493b905acb3Smrg TSBCASE(3);
494b905acb3Smrg TSBCASE(4);
495b905acb3Smrg TSBCASE(5);
496b905acb3Smrg TSBCASE(6);
497b905acb3Smrg TSBCASE(7);
498e8f7f452Smrg default:
499e8f7f452Smrg printf("bogus tsb size %x, using 7\n", vdma[1]);
500b905acb3Smrg tsbsize = 7;
501e8f7f452Smrg }
502e8f7f452Smrg #undef TSBCASE
50399caaf2dSmrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: iobase=0x%x\n", iobase));
504e8f7f452Smrg free(vdma, M_DEVBUF);
505e8f7f452Smrg } else {
50699caaf2dSmrg DPRINTF(SDB_BUSMAP, ("schizo_init_iommu: getprop failed, "
507e8f7f452Smrg "using iobase=0x%x, tsbsize=%d\n", iobase, tsbsize));
508e8f7f452Smrg }
509e8f7f452Smrg
51009c1408dSmrg /* give us a nice name.. */
51102991323Schs name = (char *)kmem_alloc(32, KM_SLEEP);
512ae8fd9fdSchristos snprintf(name, 32, "%s dvma", device_xname(sc->sc_dev));
51309c1408dSmrg
514e8f7f452Smrg iommu_init(name, is, tsbsize, iobase);
515e8f7f452Smrg }
516e8f7f452Smrg
517e8f7f452Smrg int
schizo_print(void * aux,const char * p)518e8f7f452Smrg schizo_print(void *aux, const char *p)
519e8f7f452Smrg {
52099caaf2dSmrg
521e8f7f452Smrg if (p == NULL)
522e8f7f452Smrg return (UNCONF);
523e8f7f452Smrg return (QUIET);
524e8f7f452Smrg }
525e8f7f452Smrg
526e8f7f452Smrg pcireg_t
schizo_conf_read(pci_chipset_tag_t pc,pcitag_t tag,int reg)527e8f7f452Smrg schizo_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
528e8f7f452Smrg {
52999caaf2dSmrg struct schizo_pbm *sp = pc->cookie;
53006bf4e5fSnakayama pcireg_t val = (pcireg_t)~0;
531cd7b58e0Snakayama int s;
53299caaf2dSmrg
53399caaf2dSmrg DPRINTF(SDB_CONF, ("%s: tag %lx reg %x ", __func__, (long)tag, reg));
534605f564fSmsaitoh if (PCITAG_NODE(tag) != -1 && (unsigned int)reg < PCI_CONF_SIZE) {
535cd7b58e0Snakayama s = splhigh();
53644f9c0cbSmrg struct cpu_info *ci = curcpu();
537cd7b58e0Snakayama ci->ci_pci_probe = true;
538cd7b58e0Snakayama membar_Sync();
53999caaf2dSmrg val = bus_space_read_4(sp->sp_cfgt, sp->sp_cfgh,
54099caaf2dSmrg PCITAG_OFFSET(tag) + reg);
541cd7b58e0Snakayama membar_Sync();
542cd7b58e0Snakayama if (ci->ci_pci_fault)
543cd7b58e0Snakayama val = (pcireg_t)~0;
544cd7b58e0Snakayama ci->ci_pci_probe = ci->ci_pci_fault = false;
545cd7b58e0Snakayama splx(s);
546cd7b58e0Snakayama }
54799caaf2dSmrg DPRINTF(SDB_CONF, (" returning %08x\n", (u_int)val));
54899caaf2dSmrg return (val);
549e8f7f452Smrg }
550e8f7f452Smrg
551e8f7f452Smrg void
schizo_conf_write(pci_chipset_tag_t pc,pcitag_t tag,int reg,pcireg_t data)552e8f7f452Smrg schizo_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
553e8f7f452Smrg {
55499caaf2dSmrg struct schizo_pbm *sp = pc->cookie;
55599caaf2dSmrg
55699caaf2dSmrg DPRINTF(SDB_CONF, ("%s: tag %lx; reg %x; data %x", __func__,
55799caaf2dSmrg (long)tag, reg, (int)data));
55806bf4e5fSnakayama
55906bf4e5fSnakayama /* If we don't know it, just punt it. */
56006bf4e5fSnakayama if (PCITAG_NODE(tag) == -1) {
56106bf4e5fSnakayama DPRINTF(SDB_CONF, (" .. bad addr\n"));
56206bf4e5fSnakayama return;
56306bf4e5fSnakayama }
56406bf4e5fSnakayama
565605f564fSmsaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
566605f564fSmsaitoh return;
567605f564fSmsaitoh
56899caaf2dSmrg bus_space_write_4(sp->sp_cfgt, sp->sp_cfgh,
569e8f7f452Smrg PCITAG_OFFSET(tag) + reg, data);
57099caaf2dSmrg DPRINTF(SDB_CONF, (" .. done\n"));
571e8f7f452Smrg }
572e8f7f452Smrg
573e8f7f452Smrg void
schizo_set_intr(struct schizo_softc * sc,struct schizo_pbm * pbm,int ipl,int (* handler)(void *),void * arg,int ino,const char * what)574e8f7f452Smrg schizo_set_intr(struct schizo_softc *sc, struct schizo_pbm *pbm, int ipl,
57599caaf2dSmrg int (*handler)(void *), void *arg, int ino, const char *what)
576e8f7f452Smrg {
577e8f7f452Smrg struct intrhand *ih;
57899caaf2dSmrg u_int64_t mapoff, clroff;
5790de49cb6Smrg uintptr_t intrregs;
580e8f7f452Smrg
5815adba7ecSmrg DPRINTF(SDB_INTR, ("%s: ino %x ign %x fn %p arg %p", __func__,
5825adba7ecSmrg ino, sc->sc_ign, handler, arg));
5835adba7ecSmrg
58499caaf2dSmrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
58599caaf2dSmrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
58682d26ec6Smrg ino |= sc->sc_ign;
587e8f7f452Smrg
5886a8cbeadSnakayama DPRINTF(SDB_INTR, (" mapoff %" PRIx64 " clroff %" PRIx64 "\n",
5896a8cbeadSnakayama mapoff, clroff));
5905adba7ecSmrg
5917820dc41Spalle ih = intrhand_alloc();
5927820dc41Spalle
59399caaf2dSmrg ih->ih_arg = arg;
5940de49cb6Smrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
5956a8cbeadSnakayama ih->ih_map = (uint64_t *)(uintptr_t)(intrregs + mapoff);
5966a8cbeadSnakayama ih->ih_clr = (uint64_t *)(uintptr_t)(intrregs + clroff);
59799caaf2dSmrg ih->ih_fun = handler;
598b68a419aSnakayama ih->ih_pil = ipl;
59999caaf2dSmrg ih->ih_number = INTVEC(schizo_pbm_read(pbm, mapoff));
60083575145Smrg ih->ih_pending = 0;
60183575145Smrg
60299caaf2dSmrg intr_establish(ipl, ipl != IPL_VM, ih);
603e8f7f452Smrg
60499caaf2dSmrg schizo_pbm_write(pbm, mapoff,
60599caaf2dSmrg ih->ih_number | INTMAP_V | (CPU_UPAID << INTMAP_TID_SHIFT));
60619c1caefSjdc schizo_pbm_write(pbm, clroff, 0);
607e8f7f452Smrg }
608e8f7f452Smrg
609e8f7f452Smrg bus_space_tag_t
schizo_alloc_mem_tag(struct schizo_pbm * sp)610e8f7f452Smrg schizo_alloc_mem_tag(struct schizo_pbm *sp)
611e8f7f452Smrg {
612529bbcf9Smrg return (schizo_alloc_bus_tag(sp, "mem", PCI_MEMORY_BUS_SPACE));
613e8f7f452Smrg }
614e8f7f452Smrg
615e8f7f452Smrg bus_space_tag_t
schizo_alloc_io_tag(struct schizo_pbm * sp)616e8f7f452Smrg schizo_alloc_io_tag(struct schizo_pbm *sp)
617e8f7f452Smrg {
618529bbcf9Smrg return (schizo_alloc_bus_tag(sp, "io", PCI_IO_BUS_SPACE));
619e8f7f452Smrg }
620e8f7f452Smrg
621e8f7f452Smrg bus_space_tag_t
schizo_alloc_config_tag(struct schizo_pbm * sp)622e8f7f452Smrg schizo_alloc_config_tag(struct schizo_pbm *sp)
623e8f7f452Smrg {
624529bbcf9Smrg return (schizo_alloc_bus_tag(sp, "cfg", PCI_CONFIG_BUS_SPACE));
625e8f7f452Smrg }
626e8f7f452Smrg
627e8f7f452Smrg bus_space_tag_t
schizo_alloc_bus_tag(struct schizo_pbm * pbm,const char * name,int type)62899caaf2dSmrg schizo_alloc_bus_tag(struct schizo_pbm *pbm, const char *name, int type)
629e8f7f452Smrg {
630e8f7f452Smrg struct schizo_softc *sc = pbm->sp_sc;
63199caaf2dSmrg bus_space_tag_t bt;
632e8f7f452Smrg
63302991323Schs bt = kmem_zalloc(sizeof(*bt), KM_SLEEP);
634e8f7f452Smrg bt->cookie = pbm;
63599caaf2dSmrg bt->parent = sc->sc_bustag;
63699caaf2dSmrg bt->type = type;
637e8f7f452Smrg bt->sparc_bus_map = schizo_bus_map;
638e8f7f452Smrg bt->sparc_bus_mmap = schizo_bus_mmap;
639e8f7f452Smrg bt->sparc_intr_establish = schizo_intr_establish;
640e8f7f452Smrg return (bt);
641e8f7f452Smrg }
642e8f7f452Smrg
643e8f7f452Smrg bus_dma_tag_t
schizo_alloc_dma_tag(struct schizo_pbm * pbm)644e8f7f452Smrg schizo_alloc_dma_tag(struct schizo_pbm *pbm)
645e8f7f452Smrg {
646e8f7f452Smrg struct schizo_softc *sc = pbm->sp_sc;
647e8f7f452Smrg bus_dma_tag_t dt, pdt = sc->sc_dmat;
648e8f7f452Smrg
64902991323Schs dt = kmem_zalloc(sizeof(*dt), KM_SLEEP);
650e8f7f452Smrg dt->_cookie = pbm;
651e8f7f452Smrg dt->_parent = pdt;
65299caaf2dSmrg #define PCOPY(x) dt->x = pdt->x
6536a475604Smrg dt->_dmamap_create = schizo_dmamap_create;
65499caaf2dSmrg PCOPY(_dmamap_destroy);
655e8f7f452Smrg dt->_dmamap_load = iommu_dvmamap_load;
65699caaf2dSmrg PCOPY(_dmamap_load_mbuf);
65799caaf2dSmrg PCOPY(_dmamap_load_uio);
658e8f7f452Smrg dt->_dmamap_load_raw = iommu_dvmamap_load_raw;
659e8f7f452Smrg dt->_dmamap_unload = iommu_dvmamap_unload;
660e8f7f452Smrg dt->_dmamap_sync = iommu_dvmamap_sync;
661e8f7f452Smrg dt->_dmamem_alloc = iommu_dvmamem_alloc;
662e8f7f452Smrg dt->_dmamem_free = iommu_dvmamem_free;
663e8f7f452Smrg dt->_dmamem_map = iommu_dvmamem_map;
664e8f7f452Smrg dt->_dmamem_unmap = iommu_dvmamem_unmap;
66599caaf2dSmrg PCOPY(_dmamem_mmap);
66699caaf2dSmrg #undef PCOPY
667e8f7f452Smrg return (dt);
668e8f7f452Smrg }
669e8f7f452Smrg
670e8f7f452Smrg pci_chipset_tag_t
schizo_alloc_chipset(struct schizo_pbm * pbm,int node,pci_chipset_tag_t pc)671e8f7f452Smrg schizo_alloc_chipset(struct schizo_pbm *pbm, int node, pci_chipset_tag_t pc)
672e8f7f452Smrg {
673e8f7f452Smrg pci_chipset_tag_t npc;
674e8f7f452Smrg
67502991323Schs npc = kmem_alloc(sizeof *npc, KM_SLEEP);
676e8f7f452Smrg memcpy(npc, pc, sizeof *pc);
677e8f7f452Smrg npc->cookie = pbm;
678e8f7f452Smrg npc->rootnode = node;
67999caaf2dSmrg npc->spc_conf_read = schizo_conf_read;
68099caaf2dSmrg npc->spc_conf_write = schizo_conf_write;
6817f874d88Smrg npc->spc_intr_map = schizo_pci_intr_map;
68299caaf2dSmrg npc->spc_intr_establish = schizo_pci_intr_establish;
683546f8cf5Smrg npc->spc_find_ino = NULL;
684e8f7f452Smrg return (npc);
685e8f7f452Smrg }
686e8f7f452Smrg
687e8f7f452Smrg int
schizo_dmamap_create(bus_dma_tag_t t,bus_size_t size,int nsegments,bus_size_t maxsegsz,bus_size_t boundary,int flags,bus_dmamap_t * dmamp)68899caaf2dSmrg schizo_dmamap_create(bus_dma_tag_t t, bus_size_t size,
689e8f7f452Smrg int nsegments, bus_size_t maxsegsz, bus_size_t boundary, int flags,
690e8f7f452Smrg bus_dmamap_t *dmamp)
691e8f7f452Smrg {
69299caaf2dSmrg struct schizo_pbm *pbm = t->_cookie;
6936a475604Smrg int error;
694e8f7f452Smrg
6956a475604Smrg error = bus_dmamap_create(t->_parent, size, nsegments, maxsegsz,
6966a475604Smrg boundary, flags, dmamp);
6976a475604Smrg if (error == 0)
6986a475604Smrg (*dmamp)->_dm_cookie = &pbm->sp_sb;
6996a475604Smrg return error;
700e8f7f452Smrg }
70199caaf2dSmrg
70299caaf2dSmrg static struct schizo_range *
get_schizorange(struct schizo_pbm * pbm,int ss)70399caaf2dSmrg get_schizorange(struct schizo_pbm *pbm, int ss)
70499caaf2dSmrg {
70599caaf2dSmrg int i;
70699caaf2dSmrg
70799caaf2dSmrg for (i = 0; i < pbm->sp_nrange; i++) {
70899caaf2dSmrg if (((pbm->sp_range[i].cspace >> 24) & 0x03) == ss)
70999caaf2dSmrg return (&pbm->sp_range[i]);
71099caaf2dSmrg }
71199caaf2dSmrg /* not found */
71299caaf2dSmrg return (NULL);
71399caaf2dSmrg }
714e8f7f452Smrg
715e8f7f452Smrg int
schizo_bus_map(bus_space_tag_t t,bus_addr_t offset,bus_size_t size,int flags,vaddr_t unused,bus_space_handle_t * hp)71699caaf2dSmrg schizo_bus_map(bus_space_tag_t t, bus_addr_t offset, bus_size_t size,
71799caaf2dSmrg int flags, vaddr_t unused, bus_space_handle_t *hp)
718e8f7f452Smrg {
71999caaf2dSmrg bus_addr_t paddr;
720e8f7f452Smrg struct schizo_pbm *pbm = t->cookie;
72199caaf2dSmrg struct schizo_softc *sc = pbm->sp_sc;
72299caaf2dSmrg struct schizo_range *sr;
72399caaf2dSmrg int ss;
724e8f7f452Smrg
725e8f7f452Smrg DPRINTF(SDB_BUSMAP, ("schizo_bus_map: type %d off %qx sz %qx flags %d",
72699caaf2dSmrg t->type,
727e8f7f452Smrg (unsigned long long)offset,
728e8f7f452Smrg (unsigned long long)size,
729e8f7f452Smrg flags));
730e8f7f452Smrg
73116321ec1Smacallan /*
73216321ec1Smacallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
73316321ec1Smacallan * out for now
73416321ec1Smacallan */
73516321ec1Smacallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
73616321ec1Smacallan
73799caaf2dSmrg ss = sparc_pci_childspace(t->type);
73899caaf2dSmrg DPRINTF(SDB_BUSMAP, (" cspace %d\n", ss));
739e8f7f452Smrg
74099caaf2dSmrg sr = get_schizorange(pbm, ss);
74199caaf2dSmrg if (sr != NULL) {
74299caaf2dSmrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
74399caaf2dSmrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
74499caaf2dSmrg "space %lx offset %lx paddr %qx\n",
74599caaf2dSmrg __func__, (long)ss, (long)offset,
74699caaf2dSmrg (unsigned long long)paddr));
74799caaf2dSmrg return ((*sc->sc_bustag->sparc_bus_map)(t, paddr, size,
74899caaf2dSmrg flags, 0, hp));
74999caaf2dSmrg }
75099caaf2dSmrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
751e8f7f452Smrg return (EINVAL);
752e8f7f452Smrg }
753e8f7f452Smrg
75499caaf2dSmrg static paddr_t
schizo_bus_mmap(bus_space_tag_t t,bus_addr_t paddr,off_t off,int prot,int flags)75599caaf2dSmrg schizo_bus_mmap(bus_space_tag_t t, bus_addr_t paddr, off_t off, int prot,
75699caaf2dSmrg int flags)
757e8f7f452Smrg {
758e8f7f452Smrg bus_addr_t offset = paddr;
759e8f7f452Smrg struct schizo_pbm *pbm = t->cookie;
76099caaf2dSmrg struct schizo_softc *sc = pbm->sp_sc;
76199caaf2dSmrg struct schizo_range *sr;
76299caaf2dSmrg int ss;
763e8f7f452Smrg
76416321ec1Smacallan /*
76516321ec1Smacallan * BUS_SPACE_MAP_PREFETCHABLE causes hard hangs on schizo, so weed it
76616321ec1Smacallan * out for now
76716321ec1Smacallan */
76816321ec1Smacallan flags &= ~BUS_SPACE_MAP_PREFETCHABLE;
76916321ec1Smacallan
77099caaf2dSmrg ss = sparc_pci_childspace(t->type);
771e8f7f452Smrg
772e8f7f452Smrg DPRINTF(SDB_BUSMAP, ("schizo_bus_mmap: prot %d flags %d pa %qx\n",
773e8f7f452Smrg prot, flags, (unsigned long long)paddr));
774e8f7f452Smrg
77599caaf2dSmrg sr = get_schizorange(pbm, ss);
77699caaf2dSmrg if (sr != NULL) {
77799caaf2dSmrg paddr = BUS_ADDR(sr->phys_hi, sr->phys_lo + offset);
77899caaf2dSmrg DPRINTF(SDB_BUSMAP, ("%s: mapping paddr "
77999caaf2dSmrg "space %lx offset %lx paddr %qx\n",
78099caaf2dSmrg __func__, (long)ss, (long)offset,
78199caaf2dSmrg (unsigned long long)paddr));
78299caaf2dSmrg return (bus_space_mmap(sc->sc_bustag, paddr, off,
78399caaf2dSmrg prot, flags));
78499caaf2dSmrg }
78599caaf2dSmrg DPRINTF(SDB_BUSMAP, ("%s: FAILED\n", __func__));
786e8f7f452Smrg return (-1);
787e8f7f452Smrg }
788e8f7f452Smrg
7897f874d88Smrg /*
79082d26ec6Smrg * Set the IGN for this schizo into the handle.
7917f874d88Smrg */
7927f874d88Smrg int
schizo_pci_intr_map(const struct pci_attach_args * pa,pci_intr_handle_t * ihp)793d3e53912Sdyoung schizo_pci_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
7947f874d88Smrg {
7957f874d88Smrg struct schizo_pbm *pbm = pa->pa_pc->cookie;
7967f874d88Smrg struct schizo_softc *sc = pbm->sp_sc;
7977f874d88Smrg
79819c1caefSjdc DPRINTF(SDB_INTMAP, ("IGN %x", *ihp));
79982d26ec6Smrg *ihp |= sc->sc_ign;
80019c1caefSjdc DPRINTF(SDB_INTMAP, (" adjusted to %x\n", *ihp));
8017f874d88Smrg return (0);
8027f874d88Smrg }
8037f874d88Smrg
80499caaf2dSmrg static void *
schizo_intr_establish(bus_space_tag_t t,int ihandle,int level,int (* handler)(void *),void * arg,void (* fastvec)(void))80599caaf2dSmrg schizo_intr_establish(bus_space_tag_t t, int ihandle, int level,
80699caaf2dSmrg int (*handler)(void *), void *arg, void (*fastvec)(void) /* ignored */)
807e8f7f452Smrg {
808e8f7f452Smrg struct schizo_pbm *pbm = t->cookie;
809e8f7f452Smrg struct intrhand *ih = NULL;
810d991cc1dSmrg uint64_t mapoff, clroff;
8110de49cb6Smrg uintptr_t intrregs;
812d991cc1dSmrg volatile uint64_t *intrmapptr = NULL, *intrclrptr = NULL;
813e8f7f452Smrg int ino;
814a375e7c5Smrg long vec;
815e8f7f452Smrg
816e8f7f452Smrg vec = INTVEC(ihandle);
817e8f7f452Smrg ino = INTINO(vec);
818e8f7f452Smrg
8197820dc41Spalle ih = intrhand_alloc();
820a375e7c5Smrg
82119c1caefSjdc DPRINTF(SDB_INTR, ("\n%s: ihandle %x level %d fn %p arg %p\n", __func__,
82299caaf2dSmrg ihandle, level, handler, arg));
82399caaf2dSmrg
824e8f7f452Smrg if (level == IPL_NONE)
825e8f7f452Smrg level = INTLEV(vec);
826e8f7f452Smrg if (level == IPL_NONE) {
827e8f7f452Smrg printf(": no IPL, setting IPL 2.\n");
828e8f7f452Smrg level = 2;
829e8f7f452Smrg }
830e8f7f452Smrg
831a375e7c5Smrg mapoff = offsetof(struct schizo_pbm_regs, imap[ino]);
832a375e7c5Smrg clroff = offsetof(struct schizo_pbm_regs, iclr[ino]);
833a375e7c5Smrg
8346a8cbeadSnakayama DPRINTF(SDB_INTR, ("%s: intr %x: %p mapoff %" PRIx64 " clroff %"
8356a8cbeadSnakayama PRIx64 "\n", __func__, ino, intrlev[ino], mapoff, clroff));
8365adba7ecSmrg
83733f3feb8Smacallan ih->ih_ivec = ihandle;
83833f3feb8Smacallan
8390de49cb6Smrg intrregs = (uintptr_t)bus_space_vaddr(pbm->sp_regt, pbm->sp_intrh);
8406a8cbeadSnakayama intrmapptr = (uint64_t *)(uintptr_t)(intrregs + mapoff);
8416a8cbeadSnakayama intrclrptr = (uint64_t *)(uintptr_t)(intrregs + clroff);
8425adba7ecSmrg
843e8f7f452Smrg if (INTIGN(vec) == 0)
8440de49cb6Smrg ino |= schizo_pbm_readintr(pbm, mapoff) & INTMAP_IGN;
845e8f7f452Smrg else
846e8f7f452Smrg ino |= vec & INTMAP_IGN;
847e8f7f452Smrg
848a375e7c5Smrg /* Register the map and clear intr registers */
84999caaf2dSmrg ih->ih_map = intrmapptr;
85099caaf2dSmrg ih->ih_clr = intrclrptr;
85199caaf2dSmrg
85299caaf2dSmrg ih->ih_fun = handler;
85399caaf2dSmrg ih->ih_arg = arg;
85499caaf2dSmrg ih->ih_pil = level;
8555adba7ecSmrg ih->ih_number = ino;
85683575145Smrg ih->ih_pending = 0;
85799caaf2dSmrg
858a375e7c5Smrg DPRINTF(SDB_INTR, (
8595adba7ecSmrg "; installing handler %p arg %p with inr %x pil %u\n",
8605adba7ecSmrg handler, arg, ino, (u_int)ih->ih_pil));
861a375e7c5Smrg
86299caaf2dSmrg intr_establish(ih->ih_pil, level != IPL_VM, ih);
863e8f7f452Smrg
864a375e7c5Smrg /*
865a375e7c5Smrg * Enable the interrupt now we have the handler installed.
866a375e7c5Smrg * Read the current value as we can't change it besides the
867a375e7c5Smrg * valid bit so so make sure only this bit is changed.
868a375e7c5Smrg */
869a375e7c5Smrg if (intrmapptr) {
87099caaf2dSmrg u_int64_t imap;
871e8f7f452Smrg
8720de49cb6Smrg imap = schizo_pbm_readintr(pbm, mapoff);
873a375e7c5Smrg DPRINTF(SDB_INTR, ("; read intrmap = %016qx",
874a375e7c5Smrg (unsigned long long)imap));
87599caaf2dSmrg imap |= INTMAP_V;
87619c1caefSjdc imap |= (CPU_UPAID << INTMAP_TID_SHIFT);
877a375e7c5Smrg DPRINTF(SDB_INTR, ("; addr of intrmapptr = %p", intrmapptr));
878a375e7c5Smrg DPRINTF(SDB_INTR, ("; writing intrmap = %016qx\n",
879a375e7c5Smrg (unsigned long long)imap));
8800de49cb6Smrg schizo_pbm_writeintr(pbm, mapoff, imap);
8810de49cb6Smrg imap = schizo_pbm_readintr(pbm, mapoff);
882a375e7c5Smrg DPRINTF(SDB_INTR, ("; reread intrmap = %016qx",
883a375e7c5Smrg (unsigned long long)imap));
88499caaf2dSmrg ih->ih_number |= imap & INTMAP_INR;
885e8f7f452Smrg }
886a375e7c5Smrg if (intrclrptr) {
887a375e7c5Smrg /* set state to IDLE */
8880de49cb6Smrg schizo_pbm_writeintr(pbm, clroff, 0);
889a375e7c5Smrg }
890e8f7f452Smrg
891e8f7f452Smrg return (ih);
892e8f7f452Smrg }
893e8f7f452Smrg
89499caaf2dSmrg static void *
schizo_pci_intr_establish(pci_chipset_tag_t pc,pci_intr_handle_t ih,int level,int (* func)(void *),void * arg)89599caaf2dSmrg schizo_pci_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
89699caaf2dSmrg int (*func)(void *), void *arg)
89799caaf2dSmrg {
89899caaf2dSmrg void *cookie;
89999caaf2dSmrg struct schizo_pbm *pbm = (struct schizo_pbm *)pc->cookie;
900e8f7f452Smrg
901143fa94cSmrg DPRINTF(SDB_INTR, ("%s: ih %lx; level %d", __func__, (u_long)ih, level));
90299caaf2dSmrg cookie = bus_intr_establish(pbm->sp_memt, ih, level, func, arg);
90399caaf2dSmrg
90499caaf2dSmrg DPRINTF(SDB_INTR, ("; returning handle %p\n", cookie));
90599caaf2dSmrg return (cookie);
90699caaf2dSmrg }
90719c1caefSjdc
90819c1caefSjdc #ifdef DEBUG
90919c1caefSjdc void
schizo_print_regs(int unit,int what)91019c1caefSjdc schizo_print_regs(int unit, int what)
91119c1caefSjdc {
91219c1caefSjdc device_t dev;
91319c1caefSjdc struct schizo_softc *sc;
91419c1caefSjdc struct schizo_pbm *pbm;
91519c1caefSjdc const struct schizo_regname *r;
91619c1caefSjdc int i;
91719c1caefSjdc u_int64_t reg;
91819c1caefSjdc
91919c1caefSjdc dev = device_find_by_driver_unit("schizo", unit);
92019c1caefSjdc if (dev == NULL) {
92119c1caefSjdc printf("Can't find device schizo%d\n", unit);
92219c1caefSjdc return;
92319c1caefSjdc }
92419c1caefSjdc
92519c1caefSjdc if (!what) {
92619c1caefSjdc printf("0x01: Safari registers\n");
92719c1caefSjdc printf("0x02: PCI registers\n");
92819c1caefSjdc printf("0x04: Scratch pad registers (Tomatillo only)\n");
92919c1caefSjdc printf("0x08: IOMMU registers\n");
93019c1caefSjdc printf("0x10: Streaming cache registers (Schizo only)\n");
93119c1caefSjdc printf("0x20: Interrupt registers\n");
93219c1caefSjdc printf("0x40: I-chip registers (Tomatillo only)\n");
93319c1caefSjdc return;
93419c1caefSjdc }
93519c1caefSjdc sc = device_private(dev);
93619c1caefSjdc pbm = sc->sc_pbm;
93719c1caefSjdc printf("%s (leaf %c) registers:\n", device_xname(sc->sc_dev),
93819c1caefSjdc pbm->sp_bus_a ? 'A' : 'B');
93919c1caefSjdc
94019c1caefSjdc printf(" Safari registers:\n");
94119c1caefSjdc if (what & 0x01) {
94219c1caefSjdc for (r = schizo_regnames; r->size != 0; ++r)
94319c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
94419c1caefSjdc if ((!sc->sc_tomatillo &&
94519c1caefSjdc !(r->type & REG_TYPE_SCHIZO)) ||
94619c1caefSjdc (sc->sc_tomatillo &&
94719c1caefSjdc !(r->type & REG_TYPE_TOMATILLO)))
94819c1caefSjdc continue;
94919c1caefSjdc switch (r->size) {
95019c1caefSjdc case 1:
95119c1caefSjdc reg = schizo_read_1(sc, r->offset + i);
95219c1caefSjdc break;
95319c1caefSjdc case 8:
95419c1caefSjdc /* fallthrough */
95519c1caefSjdc default:
95619c1caefSjdc reg = schizo_read(sc, r->offset + i);
95719c1caefSjdc break;
95819c1caefSjdc }
95919c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 " (%s",
96019c1caefSjdc r->offset + i, reg, r->name);
96119c1caefSjdc if (r->n_reg)
96219c1caefSjdc printf(" %d)\n", i / r->size);
96319c1caefSjdc else
96419c1caefSjdc printf(")\n");
96519c1caefSjdc }
96619c1caefSjdc }
96719c1caefSjdc
96819c1caefSjdc if (what & 0x02) {
96919c1caefSjdc printf(" PCI registers:\n");
97019c1caefSjdc for (r = schizo_pbm_regnames; r->size != 0; ++r)
97119c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
97219c1caefSjdc if ((!sc->sc_tomatillo &&
97319c1caefSjdc !(r->type & REG_TYPE_SCHIZO)) ||
97419c1caefSjdc (sc->sc_tomatillo &&
97519c1caefSjdc !(r->type & REG_TYPE_TOMATILLO)))
97619c1caefSjdc continue;
97719c1caefSjdc if ((pbm->sp_bus_a &&
97819c1caefSjdc !(r->type & REG_TYPE_LEAF_A)) ||
97919c1caefSjdc (!pbm->sp_bus_a &&
98019c1caefSjdc !(r->type & REG_TYPE_LEAF_B)))
98119c1caefSjdc continue;
98219c1caefSjdc reg = schizo_pbm_read(pbm, r->offset + i);
98319c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
98419c1caefSjdc " (%s", r->offset + i, reg, r->name);
98519c1caefSjdc if (r->n_reg)
98619c1caefSjdc printf(" %d)\n", i / r->size);
98719c1caefSjdc else
98819c1caefSjdc printf(")\n");
98919c1caefSjdc }
99019c1caefSjdc }
99119c1caefSjdc
99219c1caefSjdc if (what & 0x04 && sc->sc_tomatillo) {
99319c1caefSjdc printf(" Scratch pad registers:\n");
99419c1caefSjdc for (r = tomatillo_scratch_regnames; r->size != 0; ++r)
99519c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
99619c1caefSjdc reg = schizo_pbm_read(pbm, r->offset + i);
99719c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
99819c1caefSjdc " (%s", r->offset + i, reg, r->name);
99919c1caefSjdc if (r->n_reg)
100019c1caefSjdc printf(" %d)\n", i / r->size);
100119c1caefSjdc else
100219c1caefSjdc printf(")\n");
100319c1caefSjdc }
100419c1caefSjdc }
100519c1caefSjdc
100619c1caefSjdc if (what & 0x08) {
100719c1caefSjdc printf(" IOMMU registers:\n");
100819c1caefSjdc for (r = schizo_iommu_regnames; r->size != 0; ++r)
100919c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
101019c1caefSjdc if ((!sc->sc_tomatillo &&
101119c1caefSjdc !(r->type & REG_TYPE_SCHIZO)) ||
101219c1caefSjdc (sc->sc_tomatillo &&
101319c1caefSjdc !(r->type & REG_TYPE_TOMATILLO)))
101419c1caefSjdc continue;
101519c1caefSjdc reg = schizo_pbm_read(pbm, r->offset + i);
101619c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
101719c1caefSjdc " (%s", r->offset + i, reg, r->name);
101819c1caefSjdc if (r->n_reg)
101919c1caefSjdc printf(" %d)\n", i / r->size);
102019c1caefSjdc else
102119c1caefSjdc printf(")\n");
102219c1caefSjdc }
102319c1caefSjdc }
102419c1caefSjdc
102519c1caefSjdc if (what & 0x10 && !sc->sc_tomatillo) {
102619c1caefSjdc printf(" Streaming cache registers:\n");
102719c1caefSjdc for (r = schizo_stream_regnames; r->size != 0; ++r)
102819c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
102919c1caefSjdc reg = schizo_pbm_read(pbm, r->offset + i);
103019c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
103119c1caefSjdc " (%s", r->offset + i, reg, r->name);
103219c1caefSjdc if (r->n_reg)
103319c1caefSjdc printf(" %d)\n", i / r->size);
103419c1caefSjdc else
103519c1caefSjdc printf(")\n");
103619c1caefSjdc }
103719c1caefSjdc }
103819c1caefSjdc
103919c1caefSjdc if (what & 0x20) {
104019c1caefSjdc printf(" Interrupt registers:\n");
104119c1caefSjdc for (r = schizo_intr_regnames; r->size != 0; ++r)
104219c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
104319c1caefSjdc if ((!sc->sc_tomatillo &&
104419c1caefSjdc !(r->type & REG_TYPE_SCHIZO)) ||
104519c1caefSjdc (sc->sc_tomatillo &&
104619c1caefSjdc !(r->type & REG_TYPE_TOMATILLO)))
104719c1caefSjdc continue;
104819c1caefSjdc reg = schizo_pbm_readintr(pbm, r->offset + i);
104919c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
105019c1caefSjdc " (%s", r->offset + i, reg, r->name);
105119c1caefSjdc if (r->n_reg)
105219c1caefSjdc printf(" %d)\n", i / r->size);
105319c1caefSjdc else
105419c1caefSjdc printf(")\n");
105519c1caefSjdc }
105619c1caefSjdc }
105719c1caefSjdc
105819c1caefSjdc if (what & 0x40 && sc->sc_tomatillo) {
105919c1caefSjdc printf(" I-chip registers:\n");
106019c1caefSjdc for (r = tomatillo_ichip_regnames; r->size != 0; ++r)
106119c1caefSjdc for (i = 0; i <= r->n_reg; i += r->size) {
106219c1caefSjdc if ((sc->sc_tomatillo &&
106319c1caefSjdc !(r->type & REG_TYPE_TOMATILLO)))
106419c1caefSjdc continue;
106519c1caefSjdc reg = tomatillo_pbm_readichip(pbm,
106619c1caefSjdc r->offset + i);
106719c1caefSjdc printf("0x%06" PRIx64 " = 0x%016" PRIx64 ""
106819c1caefSjdc " (%s", r->offset + i, reg, r->name);
106919c1caefSjdc if (r->n_reg)
107019c1caefSjdc printf(" %d)\n", i / r->size);
107119c1caefSjdc else
107219c1caefSjdc printf(")\n");
107319c1caefSjdc }
107419c1caefSjdc }
107519c1caefSjdc }
107619c1caefSjdc #endif
1077