xref: /netbsd-src/sys/arch/sgimips/mace/if_mecreg.h (revision 792cb95ad38613b4d199d65e30ca51d85d2919b6)
1*792cb95aStsutsui /*	$NetBSD: if_mecreg.h,v 1.4 2008/08/07 15:05:02 tsutsui Exp $	*/
263b59c4dSsekiya 
363b59c4dSsekiya /*
463b59c4dSsekiya  * Copyright (c) 2001 Christopher Sekiya
563b59c4dSsekiya  * Copyright (c) 2000 Soren S. Jorvang
663b59c4dSsekiya  * All rights reserved.
763b59c4dSsekiya  *
863b59c4dSsekiya  * Redistribution and use in source and binary forms, with or without
963b59c4dSsekiya  * modification, are permitted provided that the following conditions
1063b59c4dSsekiya  * are met:
1163b59c4dSsekiya  * 1. Redistributions of source code must retain the above copyright
1263b59c4dSsekiya  *    notice, this list of conditions and the following disclaimer.
1363b59c4dSsekiya  * 2. Redistributions in binary form must reproduce the above copyright
1463b59c4dSsekiya  *    notice, this list of conditions and the following disclaimer in the
1563b59c4dSsekiya  *    documentation and/or other materials provided with the distribution.
1663b59c4dSsekiya  * 3. All advertising materials mentioning features or use of this software
1763b59c4dSsekiya  *    must display the following acknowledgement:
1863b59c4dSsekiya  *          This product includes software developed for the
1963b59c4dSsekiya  *          NetBSD Project.  See http://www.NetBSD.org/ for
2063b59c4dSsekiya  *          information about NetBSD.
2163b59c4dSsekiya  * 4. The name of the author may not be used to endorse or promote products
2263b59c4dSsekiya  *    derived from this software without specific prior written permission.
2363b59c4dSsekiya  *
2463b59c4dSsekiya  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
2563b59c4dSsekiya  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
2663b59c4dSsekiya  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
2763b59c4dSsekiya  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
2863b59c4dSsekiya  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
2963b59c4dSsekiya  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3063b59c4dSsekiya  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3163b59c4dSsekiya  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3263b59c4dSsekiya  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
3363b59c4dSsekiya  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3463b59c4dSsekiya  */
3563b59c4dSsekiya 
3663b59c4dSsekiya /*
3763b59c4dSsekiya  * MACE MAC110 ethernet register definitions
3863b59c4dSsekiya  */
3963b59c4dSsekiya 
40fff3ff1bStsutsui #define MEC_MAC_CONTROL			0x00
41fff3ff1bStsutsui #define  MEC_MAC_CORE_RESET		0x0000000000000001 /* reset signal */
4263b59c4dSsekiya #define  MEC_MAC_FULL_DUPLEX		0x0000000000000002 /* 1 to enable */
43fff3ff1bStsutsui #define  MEC_MAC_INT_LOOPBACK		0x0000000000000004 /* 0 = normal op */
4463b59c4dSsekiya #define  MEC_MAC_SPEED_SELECT		0x0000000000000008 /* 0/1 10/100 */
45fff3ff1bStsutsui #define  MEC_MAC_MII_SELECT		0x0000000000000010 /* MII/SIA */
46fff3ff1bStsutsui #define  MEC_MAC_FILTER_MASK		0x0000000000000060
4763b59c4dSsekiya #define  MEC_MAC_FILTER_STATION		0x0000000000000000
4863b59c4dSsekiya #define  MEC_MAC_FILTER_MATCHMULTI	0x0000000000000020
4963b59c4dSsekiya #define  MEC_MAC_FILTER_ALLMULTI	0x0000000000000040
5063b59c4dSsekiya #define  MEC_MAC_FILTER_PROMISC		0x0000000000000060
5163b59c4dSsekiya #define  MEC_MAC_LINK_FAILURE		0x0000000000000080
52fff3ff1bStsutsui #define  MEC_MAC_IPGT			0x0000000000007f00 /* interpacket gap */
5363b59c4dSsekiya #define  MEC_MAC_IPGT_SHIFT		8
5463b59c4dSsekiya #define  MEC_MAC_IPGR1			0x00000000003f8000
5563b59c4dSsekiya #define  MEC_MAC_IPGR1_SHIFT		15
5663b59c4dSsekiya #define  MEC_MAC_IPGR2			0x000000001fc00000
5763b59c4dSsekiya #define  MEC_MAC_IPGR2_SHIFT		22
5863b59c4dSsekiya #define  MEC_MAC_REVISION		0x00000000e0000000
5963b59c4dSsekiya #define  MEC_MAC_REVISION_SHIFT		29
6063b59c4dSsekiya 
61fff3ff1bStsutsui #define MEC_MAC_IPG_DEFAULT						\
62fff3ff1bStsutsui 	(21 << MEC_MAC_IPGT_SHIFT) |					\
63fff3ff1bStsutsui 	(17 << MEC_MAC_IPGR1_SHIFT) |					\
64fff3ff1bStsutsui 	(11 << MEC_MAC_IPGR2_SHIFT)
65fff3ff1bStsutsui 
6663b59c4dSsekiya #define MEC_INT_STATUS			0x08
67fff3ff1bStsutsui #define  MEC_INT_STATUS_MASK		0x00000000000000ff
68fff3ff1bStsutsui #define  MEC_INT_TX_EMPTY		0x0000000000000001
69fff3ff1bStsutsui #define  MEC_INT_TX_PACKET_SENT		0x0000000000000002
70fff3ff1bStsutsui #define  MEC_INT_TX_LINK_FAIL		0x0000000000000004
71fff3ff1bStsutsui #define  MEC_INT_TX_MEM_ERROR		0x0000000000000008
72fff3ff1bStsutsui #define  MEC_INT_TX_ABORT		0x0000000000000010
73fff3ff1bStsutsui #define  MEC_INT_RX_THRESHOLD		0x0000000000000020
74fff3ff1bStsutsui #define  MEC_INT_RX_FIFO_UNDERFLOW	0x0000000000000040
75fff3ff1bStsutsui #define  MEC_INT_RX_DMA_UNDERFLOW	0x0000000000000080
76fff3ff1bStsutsui #define  MEC_INT_RX_MCL_FIFO_ALIAS	0x0000000000001f00
77*792cb95aStsutsui #define  MEC_INT_RX_MCL_FIFO_SHIFT	8
78fff3ff1bStsutsui #define  MEC_INT_TX_RING_BUFFER_ALIAS	0x0000000001ff0000
79*792cb95aStsutsui #define  MEC_INT_TX_RING_BUFFER_SHIFT	16
80fff3ff1bStsutsui #define  MEC_INT_RX_SEQUENCE_NUMBER	0x000000003e000000
81fff3ff1bStsutsui #define  MEC_INT_MCAST_HASH_OUTPUT	0x0000000040000000
8263b59c4dSsekiya 
8363b59c4dSsekiya #define MEC_DMA_CONTROL			0x10
84fff3ff1bStsutsui #define  MEC_DMA_TX_INT_ENABLE		0x0000000000000001
85fff3ff1bStsutsui #define  MEC_DMA_TX_DMA_ENABLE		0x0000000000000002
86fff3ff1bStsutsui #define  MEC_DMA_TX_RING_SIZE_MASK	0x000000000000000c
87fff3ff1bStsutsui #define  MEC_DMA_RX_INT_THRESHOLD	0x00000000000001f0
88fff3ff1bStsutsui #define  MEC_DMA_RX_INT_THRESH_SHIFT	4
89fff3ff1bStsutsui #define  MEC_DMA_RX_INT_ENABLE		0x0000000000000200
90fff3ff1bStsutsui #define  MEC_DMA_RX_RUNT		0x0000000000000400
91fff3ff1bStsutsui #define  MEC_DMA_RX_PACKET_GATHER	0x0000000000000800
92fff3ff1bStsutsui #define  MEC_DMA_RX_DMA_OFFSET		0x0000000000007000
93fff3ff1bStsutsui #define  MEC_DMA_RX_DMA_OFFSET_SHIFT	12
94fff3ff1bStsutsui #define  MEC_DMA_RX_DMA_ENABLE		0x0000000000008000
9563b59c4dSsekiya 
9663b59c4dSsekiya #define MEC_TIMER			0x18
9763b59c4dSsekiya #define MEC_TX_ALIAS			0x20
98fff3ff1bStsutsui #define  MEC_TX_ALIAS_INT_ENABLE	0x0000000000000001
9963b59c4dSsekiya 
10063b59c4dSsekiya #define MEC_RX_ALIAS			0x28
101fff3ff1bStsutsui #define  MEC_RX_ALIAS_INT_ENABLE	0x0000000000000200
102fff3ff1bStsutsui #define  MEC_RX_ALIAS_INT_THRESHOLD	0x00000000000001f0
10363b59c4dSsekiya 
10463b59c4dSsekiya #define MEC_TX_RING_PTR			0x30
105fff3ff1bStsutsui #define  MEC_TX_RING_WRITE_PTR		0x00000000000001ff
106fff3ff1bStsutsui #define  MEC_TX_RING_READ_PTR		0x0000000001ff0000
10763b59c4dSsekiya #define MEC_TX_RING_PTR_ALIAS		0x38
10863b59c4dSsekiya 
10963b59c4dSsekiya #define MEC_RX_FIFO			0x40
110fff3ff1bStsutsui #define  MEC_RX_FIFO_ELEMENT_COUNT	0x000000000000001f
111fff3ff1bStsutsui #define  MEC_RX_FIFO_READ_PTR		0x0000000000000f00
112fff3ff1bStsutsui #define  MEC_RX_FIFO_GEN_NUMBER		0x0000000000001000
113fff3ff1bStsutsui #define  MEC_RX_FIFO_WRITE_PTR		0x00000000000f0000
114fff3ff1bStsutsui #define  MEC_RX_FIFO_GEN_NUMBER_2	0x0000000000100000
11563b59c4dSsekiya 
11663b59c4dSsekiya #define MEC_RX_FIFO_ALIAS1		0x48
11763b59c4dSsekiya #define MEC_RX_FIFO_ALIAS2		0x50
11863b59c4dSsekiya #define MEC_TX_VECTOR			0x58
11963b59c4dSsekiya #define MEC_IRQ_VECTOR			0x58
12063b59c4dSsekiya 
121f32d48a2Stsutsui #define MEC_PHY_DATA			0x60
122fff3ff1bStsutsui #define  MEC_PHY_DATA_BUSY		0x00010000
123fff3ff1bStsutsui #define  MEC_PHY_DATA_VALUE		0x0000ffff
12463b59c4dSsekiya 
125f32d48a2Stsutsui #define MEC_PHY_ADDRESS			0x68
126fff3ff1bStsutsui #define  MEC_PHY_ADDR_REGISTER		0x0000001f
127fff3ff1bStsutsui #define  MEC_PHY_ADDR_DEVICE		0x000003e0
12863b59c4dSsekiya #define  MEC_PHY_ADDR_DEVSHIFT		5
12963b59c4dSsekiya 
130fff3ff1bStsutsui #define MEC_PHY_READ_INITIATE		0x70
131fff3ff1bStsutsui #define MEC_PHY_BACKOFF			0x78
13263b59c4dSsekiya 
13363b59c4dSsekiya #define MEC_STATION			0xa0
13463b59c4dSsekiya #define MEC_STATION_ALT			0xa8
135fff3ff1bStsutsui #define  MEC_STATION_MASK		0x0000ffffffffffffULL
13663b59c4dSsekiya 
13763b59c4dSsekiya #define MEC_MULTICAST			0xb0
13863b59c4dSsekiya #define MEC_TX_RING_BASE		0xb8
13963b59c4dSsekiya #define MEC_TX_PKT1_CMD_1		0xc0
14063b59c4dSsekiya #define MEC_TX_PKT1_BUFFER_1		0xc8
14163b59c4dSsekiya #define MEC_TX_PKT1_BUFFER_2		0xd0
14263b59c4dSsekiya #define MEC_TX_PKT1_BUFFER_3		0xd8
14363b59c4dSsekiya #define MEC_TX_PKT2_CMD_1		0xe0
14463b59c4dSsekiya #define MEC_TX_PKT2_BUFFER_1		0xe8
14563b59c4dSsekiya #define MEC_TX_PKT2_BUFFER_2		0xf0
14663b59c4dSsekiya #define MEC_TX_PKT2_BUFFER_3		0xf8
147fff3ff1bStsutsui 
14863b59c4dSsekiya #define MEC_MCL_RX_FIFO			0x100
14963b59c4dSsekiya 
150