1*95e1ffb1Schristos /* $NetBSD: iocreg.h,v 1.2 2005/12/11 12:18:53 christos Exp $ */ 2aa10d020Ssekiya 3aa10d020Ssekiya /* 4aa10d020Ssekiya * Copyright (c) 2003 Christopher Sekiya 5aa10d020Ssekiya * Copyright (c) 2001 Rafal K. Boni 6aa10d020Ssekiya * All rights reserved. 7aa10d020Ssekiya * 8aa10d020Ssekiya * Redistribution and use in source and binary forms, with or without 9aa10d020Ssekiya * modification, are permitted provided that the following conditions 10aa10d020Ssekiya * are met: 11aa10d020Ssekiya * 1. Redistributions of source code must retain the above copyright 12aa10d020Ssekiya * notice, this list of conditions and the following disclaimer. 13aa10d020Ssekiya * 2. Redistributions in binary form must reproduce the above copyright 14aa10d020Ssekiya * notice, this list of conditions and the following disclaimer in the 15aa10d020Ssekiya * documentation and/or other materials provided with the distribution. 16aa10d020Ssekiya * 3. The name of the author may not be used to endorse or promote products 17aa10d020Ssekiya * derived from this software without specific prior written permission. 18aa10d020Ssekiya * 19aa10d020Ssekiya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 20aa10d020Ssekiya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 21aa10d020Ssekiya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 22aa10d020Ssekiya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 23aa10d020Ssekiya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 24aa10d020Ssekiya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 25aa10d020Ssekiya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 26aa10d020Ssekiya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 27aa10d020Ssekiya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 28aa10d020Ssekiya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29aa10d020Ssekiya */ 30aa10d020Ssekiya 31aa10d020Ssekiya #ifndef _ARCH_SGIMIPS_IOC_IOCREG_H_ 32aa10d020Ssekiya #define _ARCH_SGIMIPS_IOC_IOCREG_H_ 33aa10d020Ssekiya 34aa10d020Ssekiya /* 35aa10d020Ssekiya * IOC1/2 memory map. 36aa10d020Ssekiya * 37aa10d020Ssekiya * The IOC1/2 is connected to the HPC#0, PBus channel 6, so these registers 38aa10d020Ssekiya * are based from the external register window for PBus channel 6 on HPC#0. 39aa10d020Ssekiya * 40aa10d020Ssekiya */ 41aa10d020Ssekiya 42aa10d020Ssekiya #define IOC_PLP_REGS 0x00 /* Parallel port registers */ 43aa10d020Ssekiya #define IOC_PLP_REGS_SIZE 0x2c 44aa10d020Ssekiya 45aa10d020Ssekiya #define IOC_PLP_DATA 0x00 /* Data register */ 46aa10d020Ssekiya #define IOC_PLP_CTL 0x04 /* Control register */ 47aa10d020Ssekiya #define IOC_PLP_STAT 0x08 /* Status register */ 48aa10d020Ssekiya #define IOC_PLP_DMACTL 0x0c /* DMA control register */ 49aa10d020Ssekiya #define IOC_PLP_INTSTAT 0x10 /* Interrupt status register */ 50aa10d020Ssekiya #define IOC_PLP_INTMASK 0x14 /* Interrupt mask register */ 51aa10d020Ssekiya #define IOC_PLP_TIMER1 0x18 /* Timer 1 register */ 52aa10d020Ssekiya #define IOC_PLP_TIMER2 0x1c /* Timer 2 register */ 53aa10d020Ssekiya #define IOC_PLP_TIMER3 0x20 /* Timer 3 register */ 54aa10d020Ssekiya #define IOC_PLP_TIMER4 0x24 /* Timer 4 register */ 55aa10d020Ssekiya 56aa10d020Ssekiya #define IOC_SERIAL_REGS 0x30 /* Serial port registers */ 57aa10d020Ssekiya #define IOC_SERIAL_REGS_SIZE 0x0c 58aa10d020Ssekiya 59aa10d020Ssekiya #define IOC_SERIAL_PORT1_CMD 0x00 /* Port 1 command transfer */ 60aa10d020Ssekiya #define IOC_SERIAL_PORT1_DATA 0x04 /* Port 1 data transfer */ 61aa10d020Ssekiya #define IOC_SERIAL_PORT2_CMD 0x08 /* Port 2 command transfer */ 62aa10d020Ssekiya #define IOC_SERIAL_PORT2_DATA 0x0c /* Port 2 data transfer */ 63aa10d020Ssekiya 64aa10d020Ssekiya #define IOC_KB_REGS 0x40 /* Keyboard/mouse registers */ 65aa10d020Ssekiya #define IOC_KB_REGS_SIZE 0x08 66aa10d020Ssekiya 67aa10d020Ssekiya /* Miscellaneous registers */ 68aa10d020Ssekiya 69aa10d020Ssekiya #define IOC_MISC_REGS 0x48 /* Misc. IOC regs */ 70aa10d020Ssekiya #define IOC_MISC_REGS_SIZE 0x34 71aa10d020Ssekiya 72aa10d020Ssekiya #define IOC_GCSEL 0x48 /* General select register */ 73aa10d020Ssekiya 74aa10d020Ssekiya #define IOC_GCREG 0x4c /* General control register */ 75aa10d020Ssekiya 76aa10d020Ssekiya #define IOC_PANEL 0x50 /* Front Panel register */ 77aa10d020Ssekiya #define IOC_PANEL_POWER_STATE 0x01 78aa10d020Ssekiya #define IOC_PANEL_POWER_IRQ 0x02 79aa10d020Ssekiya #define IOC_PANEL_VDOWN_IRQ 0x10 80aa10d020Ssekiya #define IOC_PANEL_VDOWN_HOLD 0x20 81aa10d020Ssekiya #define IOC_PANEL_VUP_IRQ 0x40 82aa10d020Ssekiya #define IOC_PANEL_VUP_HOLD 0x80 83aa10d020Ssekiya 84aa10d020Ssekiya #define IOC_SYSID 0x58 /* System ID register */ 85aa10d020Ssekiya #define IOC_SYSID_SYSTYPE 0x01 /* 0: Sapphire, 1: Full House */ 86aa10d020Ssekiya #define IOC_SYSID_BOARDREV 0x1e 87aa10d020Ssekiya #define IOC_SYSID_BOARDREV_SHIFT 1 88aa10d020Ssekiya #define IOC_SYSID_CHIPREV 0xe0 89aa10d020Ssekiya #define IOC_SYSID_CHIPREV_SHIFT 5 90aa10d020Ssekiya 91aa10d020Ssekiya #define IOC_READ 0x60 /* Read register */ 92aa10d020Ssekiya #define IOC_READ_SCSI0_POWER 0x10 93aa10d020Ssekiya #define IOC_READ_SCSI1_POWER 0x20 94aa10d020Ssekiya #define IOC_READ_ENET_POWER 0x40 95aa10d020Ssekiya #define IOC_READ_ENET_LINK 0x80 96aa10d020Ssekiya 97aa10d020Ssekiya #define IOC_DMASEL 0x68 /* DMA select register */ 98aa10d020Ssekiya #define IOC_DMASEL_ISDN_B 0x01 99aa10d020Ssekiya #define IOC_DMASEL_ISDN_A 0x02 100aa10d020Ssekiya #define IOC_DMASEL_PARALLEL 0x04 101aa10d020Ssekiya #define IOC_DMASEL_SERIAL_10MHZ 0x00 102aa10d020Ssekiya #define IOC_DMASEL_SERIAL_6MHZ 0x10 103aa10d020Ssekiya #define IOC_DMASEL_SERIAL_EXTERNAL 0x20 104aa10d020Ssekiya 105aa10d020Ssekiya #define IOC_RESET 0x70 /* Reset register */ 106aa10d020Ssekiya #define IOC_RESET_PARALLEL 0x01 107aa10d020Ssekiya #define IOC_RESET_PCKBC 0x02 108aa10d020Ssekiya #define IOC_RESET_EISA 0x04 109aa10d020Ssekiya #define IOC_RESET_ISDN 0x08 110aa10d020Ssekiya #define IOC_RESET_LED_GREEN 0x10 111aa10d020Ssekiya #define IOC_RESET_LED_RED 0x20 112aa10d020Ssekiya #define IOC_RESET_LED_ORANGE 0x40 113aa10d020Ssekiya 114aa10d020Ssekiya #define IOC_WRITE 0x78 /* Write register */ 115aa10d020Ssekiya #define IOC_WRITE_ENET_NTH 0x01 116aa10d020Ssekiya #define IOC_WRITE_ENET_UTP 0x02 117aa10d020Ssekiya #define IOC_WRITE_ENET_AUI 0x04 118aa10d020Ssekiya #define IOC_WRITE_ENET_AUTO 0x08 119aa10d020Ssekiya #define IOC_WRITE_PC_UART2 0x10 120aa10d020Ssekiya #define IOC_WRITE_PC_UART1 0x20 121aa10d020Ssekiya #define IOC_WRITE_MARGIN_LOW 0x40 122aa10d020Ssekiya #define IOC_WRITE_MARGIN_HIGH 0x80 123aa10d020Ssekiya 124aa10d020Ssekiya #endif /* _ARCH_SGIMIPS_IOC_IOCREG_H_ */ 125