1*95e1ffb1Schristos /* $NetBSD: grtworeg.h,v 1.2 2005/12/11 12:18:53 christos Exp $ */ 2a924cfbfSsekiya 3a924cfbfSsekiya /* 4a924cfbfSsekiya * Copyright (c) 2004 Christopher SEKIYA 5a924cfbfSsekiya * All rights reserved. 6a924cfbfSsekiya * 7a924cfbfSsekiya * Redistribution and use in source and binary forms, with or without 8a924cfbfSsekiya * modification, are permitted provided that the following conditions 9a924cfbfSsekiya * are met: 10a924cfbfSsekiya * 1. Redistributions of source code must retain the above copyright 11a924cfbfSsekiya * notice, this list of conditions and the following disclaimer. 12a924cfbfSsekiya * 2. Redistributions in binary form must reproduce the above copyright 13a924cfbfSsekiya * notice, this list of conditions and the following disclaimer in the 14a924cfbfSsekiya * documentation and/or other materials provided with the distribution. 15a924cfbfSsekiya * 3. The name of the author may not be used to endorse or promote products 16a924cfbfSsekiya * derived from this software without specific prior written permission. 17a924cfbfSsekiya * 18a924cfbfSsekiya * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 19a924cfbfSsekiya * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 20a924cfbfSsekiya * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 21a924cfbfSsekiya * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 22a924cfbfSsekiya * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 23a924cfbfSsekiya * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 24a924cfbfSsekiya * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 25a924cfbfSsekiya * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 26a924cfbfSsekiya * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 27a924cfbfSsekiya * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 28a924cfbfSsekiya * 29a924cfbfSsekiya * <<Id: LICENSE_GC,v 1.1 2001/10/01 23:24:05 cgd Exp>> 30a924cfbfSsekiya */ 31a924cfbfSsekiya 32a924cfbfSsekiya #ifndef _ARCH_SGIMIPS_GIO_GRTWOREG_H_ 33a924cfbfSsekiya #define _ARCH_SGIMIPS_GIO_GRTWOREG_H_ 34a924cfbfSsekiya 35a924cfbfSsekiya /* 36a924cfbfSsekiya * Memory map: 37a924cfbfSsekiya * 38a924cfbfSsekiya * 0x1f000000 - 0x1f01ffff Shared data RAM 39a924cfbfSsekiya * 0x1f020000 - 0x1f03ffff (unused) 40a924cfbfSsekiya * 0x1f040000 - 0x1f05ffff FIFO 41a924cfbfSsekiya * 0x1f060000 - 0x1f068000 HQ2 ucode 42a924cfbfSsekiya * 0x1f068000 - 0x1f069fff GE7 (eight of them) 43a924cfbfSsekiya * 0x1f06a000 - 0x1f06b004 HQ2 44a924cfbfSsekiya * 0x1f06c000 Board revision register 45a924cfbfSsekiya * 0x1f06c020 clock 46a924cfbfSsekiya * 0x1f06c040 VC1 47a924cfbfSsekiya * 0x1f06c060 BT479 Triple-DAC (read) 48a924cfbfSsekiya * 0x1f06c080 BT479 Triple-DAC (write) 49a924cfbfSsekiya * 0x1f06c0a0 BT457 DAC (red) 50a924cfbfSsekiya * 0x1f06c0c0 BT457 DAC (green) 51a924cfbfSsekiya * 0x1f06c0e0 BT457 DAC (blue) 52a924cfbfSsekiya * 0x1f06c100 XMAP5 (five of them) 53a924cfbfSsekiya * 0x1f06c1a0 XMAP5 ("xmap all") 54a924cfbfSsekiya * 0x1f06c1c0 Kaleidoscope (AB1) 55a924cfbfSsekiya * 0x1f06c1e0 Kaleidoscope (CC1) 56a924cfbfSsekiya * 0x1f06c200 RE3 (27-bit registers) 57a924cfbfSsekiya * 0x1f06c280 RE3 (24-bit registers) 58a924cfbfSsekiya * 0x1f06c600 RE3 (32-bit registers) 59a924cfbfSsekiya */ 60a924cfbfSsekiya 61a924cfbfSsekiya #define GR2_FIFO 0x40000 62a924cfbfSsekiya #define GR2_FIFO_INIT (GR2_FIFO + 0x644) 63a924cfbfSsekiya #define GR2_FIFO_COLOR (GR2_FIFO + 0x648) 64a924cfbfSsekiya #define GR2_FIFO_FINISH (GR2_FIFO + 0x64c) 65a924cfbfSsekiya #define GR2_FIFO_PNT2I (GR2_FIFO + 0x650) 66a924cfbfSsekiya #define GR2_FIFO_RECTI2D (GR2_FIFO + 0x654) 67a924cfbfSsekiya #define GR2_FIFO_CMOV2I (GR2_FIFO + 0x658) 68a924cfbfSsekiya #define GR2_FIFO_LINE2I (GR2_FIFO + 0x65c) 69a924cfbfSsekiya #define GR2_FIFO_DRAWCHAR (GR2_FIFO + 0x660) 70a924cfbfSsekiya #define GR2_FIFO_RECTCOPY (GR2_FIFO + 0x664) 71a924cfbfSsekiya #define GR2_FIFO_DATA (GR2_FIFO + 0x77c) 72a924cfbfSsekiya 73a924cfbfSsekiya /* HQ2 */ 74a924cfbfSsekiya 75a924cfbfSsekiya #define HQ2_BASE 0x6a000 76a924cfbfSsekiya #define HQ2_ATTRJUMP (HQ2_BASE + 0x00) 77a924cfbfSsekiya #define HQ2_VERSION (HQ2_BASE + 0x40) 78a924cfbfSsekiya #define HQ2_VERSION_MASK 0xff000000 79a924cfbfSsekiya #define HQ2_VERSION_SHIFT 23 80a924cfbfSsekiya 81a924cfbfSsekiya #define HQ2_NUMGE (HQ2_BASE + 0x44) 82a924cfbfSsekiya #define HQ2_FIN1 (HQ2_BASE + 0x48) 83a924cfbfSsekiya #define HQ2_FIN2 (HQ2_BASE + 0x4c) 84a924cfbfSsekiya #define HQ2_DMASYNC (HQ2_BASE + 0x50) 85a924cfbfSsekiya #define HQ2_FIFO_FULL_TIMEOUT (HQ2_BASE + 0x54) 86a924cfbfSsekiya #define HQ2_FIFO_EMPTY_TIMEOUT (HQ2_BASE + 0x58) 87a924cfbfSsekiya #define HQ2_FIFO_FULL (HQ2_BASE + 0x5c) 88a924cfbfSsekiya #define HQ2_FIFO_EMPTY (HQ2_BASE + 0x60) 89a924cfbfSsekiya #define HQ2_GE7_LOAD_UCODE (HQ2_BASE + 0x64) 90a924cfbfSsekiya #define HQ2_GEDMA (HQ2_BASE + 0x68) 91a924cfbfSsekiya #define HQ2_HQ_GEPC (HQ2_BASE + 0x6c) 92a924cfbfSsekiya #define HQ2_GEPC (HQ2_BASE + 0x70) 93a924cfbfSsekiya #define HQ2_INTR (HQ2_BASE + 0x74) 94a924cfbfSsekiya #define HQ2_UNSTALL (HQ2_BASE + 0x78) 95a924cfbfSsekiya #define HQ2_MYSTERY (HQ2_BASE + 0x7c) /* == 0xdeadbeef */ 96a924cfbfSsekiya #define HQ2_REFRESH (HQ2_BASE + 0x80) 97a924cfbfSsekiya #define HQ2_FIN3 (HQ2_BASE + 0x100) 98a924cfbfSsekiya 99a924cfbfSsekiya /* GE7 */ 100a924cfbfSsekiya 101a924cfbfSsekiya #define GE7_REVISION 0x680fc 102a924cfbfSsekiya #define GE7_REVISION_MASK 0xf0 103a924cfbfSsekiya 104a924cfbfSsekiya /* VC1 */ 105a924cfbfSsekiya 106a924cfbfSsekiya #define VC1_BASE 0x6c040 107a924cfbfSsekiya #define VC1_COMMAND (VC1_BASE + 0x00) 108a924cfbfSsekiya #define VC1_XMAPMODE (VC1_BASE + 0x04) 109a924cfbfSsekiya #define VC1_SRAM (VC1_BASE + 0x08) 110a924cfbfSsekiya #define VC1_TESTREG (VC1_BASE + 0x0c) 111a924cfbfSsekiya #define VC1_ADDRLO (VC1_BASE + 0x10) 112a924cfbfSsekiya #define VC1_ADDRHI (VC1_BASE + 0x14) 113a924cfbfSsekiya #define VC1_SYSCTL (VC1_BASE + 0x18) 114a924cfbfSsekiya 115a924cfbfSsekiya /* VC1 System Control Register */ 116a924cfbfSsekiya #define VC1_SYSCTL_INTERRUPT 0x01 117a924cfbfSsekiya #define VC1_SYSCTL_VTG 0x02 118a924cfbfSsekiya #define VC1_SYSCTL_VC1 0x04 119a924cfbfSsekiya #define VC1_SYSCTL_DID 0x08 120a924cfbfSsekiya #define VC1_SYSCTL_CURSOR 0x10 121a924cfbfSsekiya #define VC1_SYSCTL_CURSOR_DISPLAY 0x20 122a924cfbfSsekiya #define VC1_SYSCTL_GENSYNC 0x40 123a924cfbfSsekiya #define VC1_SYSCTL_VIDEO 0x80 124a924cfbfSsekiya 125a924cfbfSsekiya /* VC1 SRAM memory map */ 126a924cfbfSsekiya #define VC1_SRAM_VIDTIM_LST_BASE 0x0000 127a924cfbfSsekiya #define VC1_SRAM_VIDTIM_CURSLST_BASE 0x0400 128a924cfbfSsekiya #define VC1_SRAM_VIDTIM_FRMT_BASE 0x0800 129a924cfbfSsekiya #define VC1_SRAM_VIDTIM_CURSFRMT_BASE 0x0900 130a924cfbfSsekiya #define VC1_SRAM_INTERLACED 0x09f0 131a924cfbfSsekiya #define VC1_SRAM_SCREENWIDTH 0x09f2 132a924cfbfSsekiya #define VC1_SRAM_NEXTDID_ADDR 0x09f4 133a924cfbfSsekiya #define VC1_SRAM_CURSOR0_BASE 0x0a00 /* 32x32 */ 134a924cfbfSsekiya #define VC1_SRAM_DID_FRMT_BASE 0x0b00 135a924cfbfSsekiya #define VC1_SRAM_DID_MAX_FMTSIZE 0x0900 136a924cfbfSsekiya #define VC1_SRAM_DID_LST_END 0x8000 137a924cfbfSsekiya 138a924cfbfSsekiya /* VC1 registers */ 139a924cfbfSsekiya #define VC1_VIDEO_EP 0x00 140a924cfbfSsekiya #define VC1_VIDEO_LC 0x02 141a924cfbfSsekiya #define VC1_VIDEO_SC 0x04 142a924cfbfSsekiya #define VC1_VIDEO_TSA 0x06 143a924cfbfSsekiya #define VC1_VIDEO_TSB 0x07 144a924cfbfSsekiya #define VC1_VIDEO_TSC 0x08 145a924cfbfSsekiya #define VC1_VIDEO_LP 0x09 146a924cfbfSsekiya #define VC1_VIDEO_LS_EP 0x0b 147a924cfbfSsekiya #define VC1_VIDEO_LR 0x0d 148a924cfbfSsekiya #define VC1_VIDEO_FC 0x10 149a924cfbfSsekiya #define VC1_VIDEO_ENABLE 0x14 150a924cfbfSsekiya 151a924cfbfSsekiya /* Cursor Generator */ 152a924cfbfSsekiya #define VC1_CURSOR_EP 0x20 153a924cfbfSsekiya #define VC1_CURSOR_XL 0x22 154a924cfbfSsekiya #define VC1_CURSOR_YL 0x24 155a924cfbfSsekiya #define VC1_CURSOR_MODE 0x26 156a924cfbfSsekiya #define VC1_CURSOR_BX 0x27 157a924cfbfSsekiya #define VC1_CURSOR_LY 0x28 158a924cfbfSsekiya #define VC1_CURSOR_YC 0x2a 159a924cfbfSsekiya #define VC1_CURSOR_CC 0x2e 160a924cfbfSsekiya #define VC1_CURSOR_RC 0x30 161a924cfbfSsekiya 162a924cfbfSsekiya /* Board revision register */ 163a924cfbfSsekiya 164a924cfbfSsekiya #define GR2_REVISION 0x6c000 165a924cfbfSsekiya #define GR2_REVISION_RD0 0x6c000 166a924cfbfSsekiya #define GR2_REVISION_RD0_VERSION_MASK 0x0f 167a924cfbfSsekiya #define GR2_REVISION4_RD0_MONITOR_MASK 0xf0 168a924cfbfSsekiya 169a924cfbfSsekiya #define GR2_REVISION_RD1 0x6c004 170a924cfbfSsekiya #define GR2_REVISION_RD1_BACKEND_REV 0x03 171a924cfbfSsekiya #define GR2_REVISION_RD1_ZBUFFER 0x0c 172a924cfbfSsekiya 173a924cfbfSsekiya #define GR2_REVISION4_RD1_BACKEND 0x03 174a924cfbfSsekiya #define GR2_REVISION4_RD1_24BPP 0x10 175a924cfbfSsekiya #define GR2_REVISION4_RD1_ZBUFFER 0x20 176a924cfbfSsekiya 177a924cfbfSsekiya #define GR2_REVISION_RD2 0x6c008 178a924cfbfSsekiya #define GR2_REVISION_RD2_BACKEND_REV 0x000c 179a924cfbfSsekiya 180a924cfbfSsekiya /* one slot = 8bpp, two slots = 16bpp, three slots = 24bpp, br < 4 only */ 181a924cfbfSsekiya #define GR2_REVISION_RD3 0x6c00c 182a924cfbfSsekiya #define GR2_REVISION_RD3_VMA 0x03 /* both bits set == empty 183a924cfbfSsekiya * slot */ 184a924cfbfSsekiya #define GR2_REVISION_RD3_VMB 0x0c 185a924cfbfSsekiya #define GR2_REVISION_RD3_VMC 0x30 186a924cfbfSsekiya 187a924cfbfSsekiya /* XMAP5 -- five of them, 0x1f06c100 - 0x1f06c1a0 */ 188a924cfbfSsekiya 189a924cfbfSsekiya #define XMAP5_MISC 0x00 190a924cfbfSsekiya #define XMAP5_MODE 0x04 191a924cfbfSsekiya #define XMAP5_CLUT 0x08 192a924cfbfSsekiya #define XMAP5_CRC 0x0c 193a924cfbfSsekiya #define XMAP5_ADDRLO 0x10 194a924cfbfSsekiya #define XMAP5_ADRHI 0x14 195a924cfbfSsekiya #define XMAP5_BYTECOUNT 0x18 196a924cfbfSsekiya #define XMAP5_FIFOSTATUS 0x1c 197a924cfbfSsekiya 198a924cfbfSsekiya #define XMAPALL_MISC 0x6c1a0 199a924cfbfSsekiya #define XMAPALL_MODE 0x6c1a4 200a924cfbfSsekiya #define XMAPALL_CLUT 0x6c1a8 201a924cfbfSsekiya #define XMAPALL_CRC 0x6c1ac 202a924cfbfSsekiya #define XMAPALL_ADDRLO 0x6c190 203a924cfbfSsekiya #define XMAPALL_ADDRHI 0x6c194 204a924cfbfSsekiya #define XMAPALL_BYTECOUNT 0x6c198 205a924cfbfSsekiya #define XMAPALL_FIFOSTATUS 0x6c19c 206a924cfbfSsekiya 207a924cfbfSsekiya #endif 208