xref: /netbsd-src/sys/arch/powerpc/pic/pic_openpic.c (revision 1daa1a7b855b82fa707b4120f1d1b9ab2866b1d2)
1*1daa1a7bSandvar /*	$NetBSD: pic_openpic.c,v 1.20 2022/02/23 21:54:40 andvar Exp $ */
2d974db0aSgarbled 
3d974db0aSgarbled /*-
4d974db0aSgarbled  * Copyright (c) 2007 Michael Lorenz
5d974db0aSgarbled  * All rights reserved.
6d974db0aSgarbled  *
7d974db0aSgarbled  * Redistribution and use in source and binary forms, with or without
8d974db0aSgarbled  * modification, are permitted provided that the following conditions
9d974db0aSgarbled  * are met:
10d974db0aSgarbled  * 1. Redistributions of source code must retain the above copyright
11d974db0aSgarbled  *    notice, this list of conditions and the following disclaimer.
12d974db0aSgarbled  * 2. Redistributions in binary form must reproduce the above copyright
13d974db0aSgarbled  *    notice, this list of conditions and the following disclaimer in the
14d974db0aSgarbled  *    documentation and/or other materials provided with the distribution.
15d974db0aSgarbled  *
16d974db0aSgarbled  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17d974db0aSgarbled  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18d974db0aSgarbled  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19d974db0aSgarbled  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20d974db0aSgarbled  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21d974db0aSgarbled  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22d974db0aSgarbled  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23d974db0aSgarbled  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24d974db0aSgarbled  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25d974db0aSgarbled  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26d974db0aSgarbled  * POSSIBILITY OF SUCH DAMAGE.
27d974db0aSgarbled  */
28d974db0aSgarbled 
29d974db0aSgarbled #include <sys/cdefs.h>
30*1daa1a7bSandvar __KERNEL_RCSID(0, "$NetBSD: pic_openpic.c,v 1.20 2022/02/23 21:54:40 andvar Exp $");
3116031f7dSrin 
3216031f7dSrin #ifdef _KERNEL_OPT
33a313c274Srin #include "opt_multiprocessor.h"
34a313c274Srin #endif
35a313c274Srin 
36d974db0aSgarbled #include <sys/param.h>
37aef82ea6Smatt #include <sys/kmem.h>
38d974db0aSgarbled #include <sys/kernel.h>
39d974db0aSgarbled 
40d974db0aSgarbled #include <uvm/uvm_extern.h>
41d974db0aSgarbled 
42d974db0aSgarbled #include <machine/pio.h>
43d974db0aSgarbled #include <powerpc/openpic.h>
44d974db0aSgarbled 
4574692028Smatt #include <powerpc/pic/picvar.h>
46d974db0aSgarbled 
47d974db0aSgarbled static void opic_enable_irq(struct pic_ops *, int, int);
48d974db0aSgarbled static void opic_disable_irq(struct pic_ops *, int);
49d974db0aSgarbled static void opic_establish_irq(struct pic_ops*, int, int, int);
50d974db0aSgarbled 
51d974db0aSgarbled struct pic_ops *
setup_openpic(void * addr,int passthrough)52d974db0aSgarbled setup_openpic(void *addr, int passthrough)
53d974db0aSgarbled {
5480a83a2bSgarbled 	struct openpic_ops *opicops;
55d974db0aSgarbled 	struct pic_ops *pic;
56d974db0aSgarbled 	int irq;
57d974db0aSgarbled 	u_int x;
58d974db0aSgarbled 
59d6676291Smacallan 	openpic_base = addr;
60aef82ea6Smatt 	opicops = kmem_alloc(sizeof(*opicops), KM_SLEEP);
6180a83a2bSgarbled 	pic = &opicops->pic;
62d974db0aSgarbled 
63d974db0aSgarbled 	x = openpic_read(OPENPIC_FEATURE);
6480a83a2bSgarbled 	if (((x & 0x07ff0000) >> 16) == 0)
6580a83a2bSgarbled 		panic("setup_openpic() called on distributed openpic");
6680a83a2bSgarbled 
67d974db0aSgarbled 	aprint_normal("OpenPIC Version 1.%d: "
68d974db0aSgarbled 	    "Supports %d CPUs and %d interrupt sources.\n",
69d974db0aSgarbled 	    x & 0xff, ((x & 0x1f00) >> 8) + 1, ((x & 0x07ff0000) >> 16) + 1);
70d974db0aSgarbled 
716f84763bSmacallan 	pic->pic_numintrs = IPI_VECTOR + 1;
72d974db0aSgarbled 	pic->pic_cookie = addr;
73d974db0aSgarbled 	pic->pic_enable_irq = opic_enable_irq;
74d974db0aSgarbled 	pic->pic_reenable_irq = opic_enable_irq;
75d974db0aSgarbled 	pic->pic_disable_irq = opic_disable_irq;
76d974db0aSgarbled 	pic->pic_get_irq = opic_get_irq;
77d974db0aSgarbled 	pic->pic_ack_irq = opic_ack_irq;
78d974db0aSgarbled 	pic->pic_establish_irq = opic_establish_irq;
79d974db0aSgarbled 	pic->pic_finish_setup = opic_finish_setup;
8080a83a2bSgarbled 	opicops->isu = NULL;
8180a83a2bSgarbled 	opicops->nrofisus = 0; /* internal only */
8280a83a2bSgarbled 	opicops->flags = 0; /* no flags (yet) */
8380a83a2bSgarbled 	opicops->irq_per = NULL; /* internal ISU only */
84d974db0aSgarbled 	strcpy(pic->pic_name, "openpic");
85d974db0aSgarbled 	pic_add(pic);
86d974db0aSgarbled 
87d974db0aSgarbled 	/*
88d974db0aSgarbled 	 * the following sequence should make the same effects as openpic
89d974db0aSgarbled 	 * controller reset by writing a one at the self-clearing
90d974db0aSgarbled 	 * OPENPIC_CONFIG_RESET bit.  Please check the document of your
91d974db0aSgarbled 	 * OpenPIC compliant interrupt controller and see whether #else
92d974db0aSgarbled 	 * portion can work as described.
93d974db0aSgarbled 	 */
94d974db0aSgarbled #if 1
95d974db0aSgarbled 	openpic_set_priority(0, 15);
96d974db0aSgarbled 
976f84763bSmacallan 	for (irq = 0; irq < (pic->pic_numintrs - 1); irq++) {
98d974db0aSgarbled 		/* make sure to keep disabled */
99d974db0aSgarbled 		openpic_write(OPENPIC_SRC_VECTOR(irq), OPENPIC_IMASK);
100d974db0aSgarbled 		/* send all interrupts to CPU 0 */
101d974db0aSgarbled 		openpic_write(OPENPIC_IDEST(irq), 1 << 0);
102d974db0aSgarbled 	}
103d974db0aSgarbled 
104d974db0aSgarbled 	x = openpic_read(OPENPIC_CONFIG);
105d974db0aSgarbled 	if (passthrough)
106d974db0aSgarbled 		x &= ~OPENPIC_CONFIG_8259_PASSTHRU_DISABLE;
107d974db0aSgarbled 	else
108d974db0aSgarbled 		x |= OPENPIC_CONFIG_8259_PASSTHRU_DISABLE;
109d974db0aSgarbled 	openpic_write(OPENPIC_CONFIG, x);
110d974db0aSgarbled 
111d974db0aSgarbled 	openpic_write(OPENPIC_SPURIOUS_VECTOR, 0xff);
112d974db0aSgarbled 
113d974db0aSgarbled 	openpic_set_priority(0, 0);
114d974db0aSgarbled 
115*1daa1a7bSandvar 	/* clear all pending interrupts */
116d974db0aSgarbled 	for (irq = 0; irq < pic->pic_numintrs; irq++) {
117d974db0aSgarbled 		openpic_read_irq(0);
118d974db0aSgarbled 		openpic_eoi(0);
119d974db0aSgarbled 	}
120d974db0aSgarbled #else
121d974db0aSgarbled 	irq = 0;
122d974db0aSgarbled 	openpic_write(OPENPIC_CONFIG, OPENPIC_CONFIG_RESET);
123d974db0aSgarbled 	do {
124d974db0aSgarbled 		x = openpic_read(OPENPIC_CONFIG);
125d974db0aSgarbled 	} while (x & OPENPIC_CONFIG_RESET); /* S1C bit */
126d974db0aSgarbled 	if (passthrough)
127d974db0aSgarbled 		x &= ~OPENPIC_CONFIG_8259_PASSTHRU_DISABLE;
128d974db0aSgarbled 	else
129d974db0aSgarbled 		x |= OPENPIC_CONFIG_8259_PASSTHRU_DISABLE;
130d974db0aSgarbled 	openpic_write(OPENPIC_CONFIG, x);
131d974db0aSgarbled 	openpic_set_priority(0, 0);
132d974db0aSgarbled #endif
133d974db0aSgarbled 
134d974db0aSgarbled #if 0
135d974db0aSgarbled 	printf("timebase freq=%d\n", openpic_read(0x10f0));
136d974db0aSgarbled #endif
137d974db0aSgarbled 	return pic;
138d974db0aSgarbled }
139d974db0aSgarbled 
140d974db0aSgarbled static void
opic_establish_irq(struct pic_ops * pic,int irq,int type,int pri)141d974db0aSgarbled opic_establish_irq(struct pic_ops *pic, int irq, int type, int pri)
142d974db0aSgarbled {
143d1579b2dSriastradh 	int realpri = uimax(1, uimin(15, pri));
144d974db0aSgarbled 	uint32_t x;
145d974db0aSgarbled 
146d974db0aSgarbled 	x = irq;
147d974db0aSgarbled 	x |= OPENPIC_IMASK;
148ab57155fSphx 
1497580a083Smacallan 	if (type == IST_EDGE_RISING || type == IST_LEVEL_HIGH)
150ab57155fSphx 		x |= OPENPIC_POLARITY_POSITIVE;
151ab57155fSphx 	else
152ab57155fSphx 		x |= OPENPIC_POLARITY_NEGATIVE;
153ab57155fSphx 
154ab57155fSphx 	if (type == IST_EDGE_FALLING || type == IST_EDGE_RISING)
155ab57155fSphx 		x |= OPENPIC_SENSE_EDGE;
156ab57155fSphx 	else
157ab57155fSphx 		x |= OPENPIC_SENSE_LEVEL;
158ab57155fSphx 
159d974db0aSgarbled 	x |= realpri << OPENPIC_PRIORITY_SHIFT;
1606f84763bSmacallan #ifdef MULTIPROCESSOR
1616f84763bSmacallan 	if (irq < IPI_VECTOR)
1626f84763bSmacallan #endif
163d974db0aSgarbled 		openpic_write(OPENPIC_SRC_VECTOR(irq), x);
164d974db0aSgarbled 
16580a83a2bSgarbled 	aprint_debug("%s: setting IRQ %d to priority %d\n", __func__, irq,
16680a83a2bSgarbled 	    realpri);
167d974db0aSgarbled }
168d974db0aSgarbled 
169d974db0aSgarbled static void
opic_enable_irq(struct pic_ops * pic,int irq,int type)170d974db0aSgarbled opic_enable_irq(struct pic_ops *pic, int irq, int type)
171d974db0aSgarbled {
172d974db0aSgarbled 	u_int x;
1736f84763bSmacallan #ifdef MULTIPROCESSOR
1746f84763bSmacallan 	if (irq == IPI_VECTOR) return;
1756f84763bSmacallan #endif
176d974db0aSgarbled 	x = openpic_read(OPENPIC_SRC_VECTOR(irq));
177d974db0aSgarbled 	x &= ~OPENPIC_IMASK;
178d974db0aSgarbled 	openpic_write(OPENPIC_SRC_VECTOR(irq), x);
179d974db0aSgarbled }
180d974db0aSgarbled 
181d974db0aSgarbled static void
opic_disable_irq(struct pic_ops * pic,int irq)182d974db0aSgarbled opic_disable_irq(struct pic_ops *pic, int irq)
183d974db0aSgarbled {
184d974db0aSgarbled 	u_int x;
185d974db0aSgarbled 
1866f84763bSmacallan #ifdef MULTIPROCESSOR
1876f84763bSmacallan 	if (irq == IPI_VECTOR) return;
1886f84763bSmacallan #endif
189d974db0aSgarbled 	x = openpic_read(OPENPIC_SRC_VECTOR(irq));
190d974db0aSgarbled 	x |= OPENPIC_IMASK;
191d974db0aSgarbled 	openpic_write(OPENPIC_SRC_VECTOR(irq), x);
192d974db0aSgarbled }
193