xref: /netbsd-src/sys/arch/powerpc/booke/dev/pq3ddrc.c (revision 16031f7d46f56c21335839c17974dddd9f9800b4)
1*16031f7dSrin /*	$NetBSD: pq3ddrc.c,v 1.2 2020/07/06 09:34:16 rin Exp $	*/
20ccf0f52Smatt /*-
30ccf0f52Smatt  * Copyright (c) 2011 The NetBSD Foundation, Inc.
40ccf0f52Smatt  * All rights reserved.
50ccf0f52Smatt  *
60ccf0f52Smatt  * This code is derived from software contributed to The NetBSD Foundation
70ccf0f52Smatt  * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
80ccf0f52Smatt  * Agency and which was developed by Matt Thomas of 3am Software Foundry.
90ccf0f52Smatt  *
100ccf0f52Smatt  * This material is based upon work supported by the Defense Advanced Research
110ccf0f52Smatt  * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
120ccf0f52Smatt  * Contract No. N66001-09-C-2073.
130ccf0f52Smatt  * Approved for Public Release, Distribution Unlimited
140ccf0f52Smatt  *
150ccf0f52Smatt  * Redistribution and use in source and binary forms, with or without
160ccf0f52Smatt  * modification, are permitted provided that the following conditions
170ccf0f52Smatt  * are met:
180ccf0f52Smatt  * 1. Redistributions of source code must retain the above copyright
190ccf0f52Smatt  *    notice, this list of conditions and the following disclaimer.
200ccf0f52Smatt  * 2. Redistributions in binary form must reproduce the above copyright
210ccf0f52Smatt  *    notice, this list of conditions and the following disclaimer in the
220ccf0f52Smatt  *    documentation and/or other materials provided with the distribution.
230ccf0f52Smatt  *
240ccf0f52Smatt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
250ccf0f52Smatt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
260ccf0f52Smatt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
270ccf0f52Smatt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
280ccf0f52Smatt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
290ccf0f52Smatt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
300ccf0f52Smatt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
310ccf0f52Smatt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
320ccf0f52Smatt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
330ccf0f52Smatt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
340ccf0f52Smatt  * POSSIBILITY OF SUCH DAMAGE.
350ccf0f52Smatt  */
36*16031f7dSrin 
370ccf0f52Smatt #define	DDRC_PRIVATE
380ccf0f52Smatt 
390ccf0f52Smatt #include <sys/cdefs.h>
40*16031f7dSrin __KERNEL_RCSID(0, "$NetBSD: pq3ddrc.c,v 1.2 2020/07/06 09:34:16 rin Exp $");
410ccf0f52Smatt 
420ccf0f52Smatt #include "ioconf.h"
430ccf0f52Smatt 
440ccf0f52Smatt #include <sys/param.h>
450ccf0f52Smatt #include <sys/bus.h>
460ccf0f52Smatt #include <sys/cpu.h>
470ccf0f52Smatt #include <sys/device.h>
480ccf0f52Smatt #include <sys/intr.h>
490ccf0f52Smatt 
500ccf0f52Smatt #include <powerpc/booke/cpuvar.h>
510ccf0f52Smatt #include <powerpc/booke/e500var.h>
520ccf0f52Smatt #include <powerpc/booke/e500reg.h>
530ccf0f52Smatt 
540ccf0f52Smatt struct pq3ddrc_softc {
550ccf0f52Smatt 	device_t sc_dev;
560ccf0f52Smatt 	bus_space_tag_t sc_memt;
570ccf0f52Smatt 	bus_space_handle_t sc_memh;
580ccf0f52Smatt 	void *sc_ih;
590ccf0f52Smatt 	struct evcnt sc_ev_sbe;
600ccf0f52Smatt };
610ccf0f52Smatt 
620ccf0f52Smatt static int pq3ddrc_match(device_t, cfdata_t, void *);
630ccf0f52Smatt static void pq3ddrc_attach(device_t, device_t, void *);
640ccf0f52Smatt 
650ccf0f52Smatt CFATTACH_DECL_NEW(pq3ddrc, sizeof(struct pq3ddrc_softc),
660ccf0f52Smatt     pq3ddrc_match, pq3ddrc_attach, NULL, NULL);
670ccf0f52Smatt 
680ccf0f52Smatt static int
pq3ddrc_match(device_t parent,cfdata_t cf,void * aux)690ccf0f52Smatt pq3ddrc_match(device_t parent, cfdata_t cf, void *aux)
700ccf0f52Smatt {
710ccf0f52Smatt 	if (!e500_cpunode_submatch(parent, cf, cf->cf_name, aux))
720ccf0f52Smatt 		return 0;
730ccf0f52Smatt 
740ccf0f52Smatt 	return 1;
750ccf0f52Smatt }
760ccf0f52Smatt 
770ccf0f52Smatt static int
pq3ddrc_intr(void * arg)780ccf0f52Smatt pq3ddrc_intr(void *arg)
790ccf0f52Smatt {
800ccf0f52Smatt 	struct pq3ddrc_softc * const sc = arg;
810ccf0f52Smatt 	uint32_t v;
820ccf0f52Smatt 
830ccf0f52Smatt 	v = bus_space_read_4(sc->sc_memt, sc->sc_memh, ERR_DETECT);
840ccf0f52Smatt 	bus_space_write_4(sc->sc_memt, sc->sc_memh, ERR_DETECT, v);
850ccf0f52Smatt 
860ccf0f52Smatt 	if (v & ERR_SBEE) {
870ccf0f52Smatt 		v = bus_space_read_4(sc->sc_memt, sc->sc_memh, ERR_SBE);
880ccf0f52Smatt 		sc->sc_ev_sbe.ev_count += __SHIFTIN(v, ERR_SBE_SBEC);
890ccf0f52Smatt 		v &= ~ERR_SBE_SBEC;
900ccf0f52Smatt 		bus_space_write_4(sc->sc_memt, sc->sc_memh, ERR_SBE, v);
910ccf0f52Smatt 	}
920ccf0f52Smatt 
930ccf0f52Smatt 	return 1;
940ccf0f52Smatt }
950ccf0f52Smatt 
960ccf0f52Smatt static void
pq3ddrc_attach(device_t parent,device_t self,void * aux)970ccf0f52Smatt pq3ddrc_attach(device_t parent, device_t self, void *aux)
980ccf0f52Smatt {
990ccf0f52Smatt 	struct cpunode_softc * const psc = device_private(parent);
1000ccf0f52Smatt 	struct pq3ddrc_softc * const sc = device_private(self);
1010ccf0f52Smatt 	struct cpunode_attach_args * const cna = aux;
1020ccf0f52Smatt 	struct cpunode_locators * const cnl = &cna->cna_locs;
1030ccf0f52Smatt 	uint32_t v;
1040ccf0f52Smatt 
1050ccf0f52Smatt 	psc->sc_children |= cna->cna_childmask;
1060ccf0f52Smatt 	sc->sc_dev = self;
1070ccf0f52Smatt 	sc->sc_memt = cna->cna_memt;
1080ccf0f52Smatt 
1090ccf0f52Smatt 	int error = bus_space_map(cna->cna_memt, cnl->cnl_addr, cnl->cnl_size,
1100ccf0f52Smatt 	    0, &sc->sc_memh);
1110ccf0f52Smatt 	if (error) {
1120ccf0f52Smatt 		aprint_error(": failed to map registers: %d\n", error);
1130ccf0f52Smatt 		return;
1140ccf0f52Smatt 	}
1150ccf0f52Smatt 
1160ccf0f52Smatt 	v = bus_space_read_4(sc->sc_memt, sc->sc_memh, DDR_SDRAM_CFG);
1170ccf0f52Smatt 	if ((v & SDRAM_CFG_ECC_EN) == 0) {
1180ccf0f52Smatt 		aprint_normal(": ECC disabled\n");
1190ccf0f52Smatt 		return;
1200ccf0f52Smatt 	}
1210ccf0f52Smatt 
1220ccf0f52Smatt 	evcnt_attach_dynamic(&sc->sc_ev_sbe, EVCNT_TYPE_MISC, NULL,
1230ccf0f52Smatt 	    device_xname(self), "single-bit ecc errors");
1240ccf0f52Smatt 
1250ccf0f52Smatt 	/*
1260ccf0f52Smatt 	 * Clear errors.
1270ccf0f52Smatt 	 */
1280ccf0f52Smatt 	v = bus_space_read_4(sc->sc_memt, sc->sc_memh, ERR_DETECT);
1290ccf0f52Smatt 	bus_space_write_4(sc->sc_memt, sc->sc_memh, ERR_DETECT, v);
1300ccf0f52Smatt 
1310ccf0f52Smatt 	/*
1320ccf0f52Smatt 	 * Make sure ECC errors are not disabled.
1330ccf0f52Smatt 	 */
1340ccf0f52Smatt 	v = bus_space_read_4(sc->sc_memt, sc->sc_memh, ERR_DISABLE);
1350ccf0f52Smatt 	v &= ~(ERR_MBEE|ERR_SBEE);
1360ccf0f52Smatt 	bus_space_write_4(sc->sc_memt, sc->sc_memh, ERR_DISABLE, v);
1370ccf0f52Smatt 
1380ccf0f52Smatt 	/*
1390ccf0f52Smatt 	 * Make sure ECC errors generate interrupts
1400ccf0f52Smatt 	 */
1410ccf0f52Smatt 	v = bus_space_read_4(sc->sc_memt, sc->sc_memh, ERR_INT_EN);
1420ccf0f52Smatt 	v |= ERR_MBEE|ERR_SBEE;
1430ccf0f52Smatt 	bus_space_write_4(sc->sc_memt, sc->sc_memh, ERR_INT_EN, v);
1440ccf0f52Smatt 
1450ccf0f52Smatt 	sc->sc_ih = intr_establish(cnl->cnl_intrs[0], IPL_VM,
1460ccf0f52Smatt 	    IST_ONCHIP, pq3ddrc_intr, sc);
1470ccf0f52Smatt 	if (sc->sc_ih == NULL) {
1480ccf0f52Smatt 		aprint_error_dev(self, "failed to establish interrupt %d\n",
1490ccf0f52Smatt 		     cnl->cnl_intrs[0]);
1500ccf0f52Smatt 	} else {
1510ccf0f52Smatt 		aprint_normal_dev(self, "interrupting on irq %d\n",
1520ccf0f52Smatt 		     cnl->cnl_intrs[0]);
1530ccf0f52Smatt 	}
1540ccf0f52Smatt }
155