xref: /netbsd-src/sys/arch/mips/sibyte/include/sb1250_pci.h (revision 8ed35a9caa386f2b37ebc68f473c345fe1e47602)
1e5a27ab1Ssimonb /*  *********************************************************************
2e5a27ab1Ssimonb     *  SB1250 Board Support Package
3e5a27ab1Ssimonb     *
4e5a27ab1Ssimonb     *  PCI constants				File: sb1250_pci.h
5e5a27ab1Ssimonb     *
6e5a27ab1Ssimonb     *  This module contains constants and macros to describe
7e5a27ab1Ssimonb     *  the PCI interface on the SB1250.
8e5a27ab1Ssimonb     *
9e5a27ab1Ssimonb     *  SB1250 specification level:  User's manual 1/02/02
10e5a27ab1Ssimonb     *
11e5a27ab1Ssimonb     *********************************************************************
12e5a27ab1Ssimonb     *
13*8a6b8c3bScgd     *  Copyright 2000,2001,2002,2003
14e5a27ab1Ssimonb     *  Broadcom Corporation. All rights reserved.
15e5a27ab1Ssimonb     *
16e5a27ab1Ssimonb     *  This software is furnished under license and may be used and
17e5a27ab1Ssimonb     *  copied only in accordance with the following terms and
18e5a27ab1Ssimonb     *  conditions.  Subject to these conditions, you may download,
19e5a27ab1Ssimonb     *  copy, install, use, modify and distribute modified or unmodified
20e5a27ab1Ssimonb     *  copies of this software in source and/or binary form.  No title
21e5a27ab1Ssimonb     *  or ownership is transferred hereby.
22e5a27ab1Ssimonb     *
23e5a27ab1Ssimonb     *  1) Any source code used, modified or distributed must reproduce
24*8a6b8c3bScgd     *     and retain this copyright notice and list of conditions
25*8a6b8c3bScgd     *     as they appear in the source file.
26e5a27ab1Ssimonb     *
27e5a27ab1Ssimonb     *  2) No right is granted to use any trade name, trademark, or
28*8a6b8c3bScgd     *     logo of Broadcom Corporation.  The "Broadcom Corporation"
29*8a6b8c3bScgd     *     name may not be used to endorse or promote products derived
30*8a6b8c3bScgd     *     from this software without the prior written permission of
31*8a6b8c3bScgd     *     Broadcom Corporation.
32e5a27ab1Ssimonb     *
33e5a27ab1Ssimonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
34e5a27ab1Ssimonb     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
35e5a27ab1Ssimonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
36e5a27ab1Ssimonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
37e5a27ab1Ssimonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
38e5a27ab1Ssimonb     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
39e5a27ab1Ssimonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
40e5a27ab1Ssimonb     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
41e5a27ab1Ssimonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
42e5a27ab1Ssimonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
43e5a27ab1Ssimonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
44e5a27ab1Ssimonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
45e5a27ab1Ssimonb     *     THE POSSIBILITY OF SUCH DAMAGE.
46e5a27ab1Ssimonb     ********************************************************************* */
47e5a27ab1Ssimonb 
48e5a27ab1Ssimonb 
49e5a27ab1Ssimonb #ifndef _SB1250_PCI_H
50e5a27ab1Ssimonb #define _SB1250_PCI_H
51e5a27ab1Ssimonb 
52e5a27ab1Ssimonb #include "sb1250_defs.h"
53e5a27ab1Ssimonb 
54e5a27ab1Ssimonb #define K_PCI_VENDOR_SIBYTE	0x166D
55e5a27ab1Ssimonb #define K_PCI_DEVICE_SB1250	0x0001
56e5a27ab1Ssimonb 
57e5a27ab1Ssimonb /*
58e5a27ab1Ssimonb  * PCI Interface Type 0 configuration header
59e5a27ab1Ssimonb  */
60e5a27ab1Ssimonb 
61e5a27ab1Ssimonb #define R_PCI_TYPE0_DEVICEID	0x0000
62e5a27ab1Ssimonb #define R_PCI_TYPE0_CMDSTATUS	0x0004
63e5a27ab1Ssimonb #define R_PCI_TYPE0_CLASSREV	0x0008
64e5a27ab1Ssimonb #define R_PCI_TYPE0_DEVHDR	0x000C
65e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR0	0x0010	/* translated via mapping table */
66e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR1	0x0014	/* reserved */
67e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR2	0x0018	/* mbox 0 */
68e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR3	0x001C	/* mbox 1 */
69e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR4	0x0020	/* low memory */
70e5a27ab1Ssimonb #define R_PCI_TYPE0_BAR5	0x0024	/* high memory */
71e5a27ab1Ssimonb #define R_PCI_TYPE0_CARDBUSCIS	0x0028
72e5a27ab1Ssimonb #define R_PCI_TYPE0_SUBSYSID	0x002C
73e5a27ab1Ssimonb #define R_PCI_TYPE0_ROMBASE	0x0030
74e5a27ab1Ssimonb #define R_PCI_TYPE0_CAPPTR	0x0034	/* not used */
75e5a27ab1Ssimonb #define R_PCI_TYPE0_RESERVED1	0x0038
76e5a27ab1Ssimonb #define R_PCI_TYPE0_INTGRANT	0x003C	/* interrupt pin and grant latency */
77e5a27ab1Ssimonb #define R_PCI_TYPE0_TIMEOUT	0x0040	/* FControl, Timeout */
78e5a27ab1Ssimonb #define R_PCI_TYPE0_FCONTROL	0x0040	/* FControl, Timeout */
79e5a27ab1Ssimonb #define R_PCI_TYPE0_MAPBASE	0x0044	/* 0x44 through 0x80 - map table */
80e5a27ab1Ssimonb #define PCI_TYPE0_MAPENTRIES	32	/* 64 bytes, 32 entries */
81e5a27ab1Ssimonb #define R_PCI_TYPE0_ERRORADDR	0x0084
82e5a27ab1Ssimonb #define R_PCI_TYPE0_ADDSTATUS	0x0088
83e5a27ab1Ssimonb #define R_PCI_TYPE0_SUBSYSSET	0x008C	/* only accessible from ZBBus */
841f2efd0dScgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
851f2efd0dScgd #define R_PCI_TYPE0_READHOST	0x0094	/* Read Host register */
861f2efd0dScgd #define R_PCI_TYPE0_ADXTEND	0x0098	/* Adaptive Extend register */
871f2efd0dScgd #endif /* 1250 PASS2 || 112x PASS1 */
88e5a27ab1Ssimonb 
89e5a27ab1Ssimonb /*
90e5a27ab1Ssimonb  * PCI Device ID register
91e5a27ab1Ssimonb  */
92e5a27ab1Ssimonb 
93e5a27ab1Ssimonb #define S_PCI_DEVICEID_VENDOR		0
94e5a27ab1Ssimonb #define M_PCI_DEVICEID_VENDOR		_SB_MAKEMASK_32(16,S_PCI_DEVICEID_VENDOR)
95e5a27ab1Ssimonb #define V_PCI_DEVICEID_VENDOR(x)	_SB_MAKEVALUE_32(x,S_PCI_DEVICEID_VENDOR)
96e5a27ab1Ssimonb #define G_PCI_DEVICEID_VENDOR(x)	_SB_GETVALUE_32(x,S_PCI_DEVICEID_VENDOR,M_PCI_DEVICEID_VENDOR)
97e5a27ab1Ssimonb 
98e5a27ab1Ssimonb #define S_PCI_DEVICEID_DEVICEID		16
99e5a27ab1Ssimonb #define M_PCI_DEVICEID_DEVICEID		_SB_MAKEMASK_32(16,S_PCI_DEVICEID_DEVICEID)
100e5a27ab1Ssimonb #define V_PCI_DEVICEID_DEVICEID(x)	_SB_MAKEVALUE_32(x,S_PCI_DEVICEID_DEVICEID)
101e5a27ab1Ssimonb #define G_PCI_DEVICEID_DEVICEID(x)	_SB_GETVALUE_32(x,S_PCI_DEVICEID_DEVICEID,M_PCI_DEVICEID_DEVICEID)
102e5a27ab1Ssimonb 
103e5a27ab1Ssimonb 
104e5a27ab1Ssimonb /*
105e5a27ab1Ssimonb  * PCI Command Register (Table 8-4)
106e5a27ab1Ssimonb  */
107e5a27ab1Ssimonb 
108e5a27ab1Ssimonb #define M_PCI_CMD_IOSPACE_EN		_SB_MAKEMASK1_32(0)
109e5a27ab1Ssimonb #define M_PCI_CMD_MEMSPACE_EN		_SB_MAKEMASK1_32(1)
110e5a27ab1Ssimonb #define M_PCI_CMD_MASTER_EN		_SB_MAKEMASK1_32(2)
111e5a27ab1Ssimonb #define M_PCI_CMD_SPECCYC_EN		_SB_MAKEMASK1_32(3)
112e5a27ab1Ssimonb #define M_PCI_CMD_MEMWRINV_EN		_SB_MAKEMASK1_32(4)
113e5a27ab1Ssimonb #define M_PCI_CMD_VGAPALSNP_EN		_SB_MAKEMASK1_32(5)
114e5a27ab1Ssimonb #define M_PCI_CMD_PARERRRESP		_SB_MAKEMASK1_32(6)
115e5a27ab1Ssimonb #define M_PCI_CMD_STEPCTRL		_SB_MAKEMASK1_32(7)
116e5a27ab1Ssimonb #define M_PCI_CMD_SERR_EN		_SB_MAKEMASK1_32(8)
117e5a27ab1Ssimonb #define M_PCI_CMD_FASTB2B_EN		_SB_MAKEMASK1_32(9)
118e5a27ab1Ssimonb 
119e5a27ab1Ssimonb /*
120e5a27ab1Ssimonb  * PCI class and revision registers
121e5a27ab1Ssimonb  */
122e5a27ab1Ssimonb 
123e5a27ab1Ssimonb #define S_PCI_CLASSREV_REV		0
124e5a27ab1Ssimonb #define M_PCI_CLASSREV_REV		_SB_MAKEMASK_32(8,S_PCI_CLASSREV_REV)
125e5a27ab1Ssimonb #define V_PCI_CLASSREV_REV(x)		_SB_MAKEVALUE_32(x,S_PCI_CLASSREV_REV)
126e5a27ab1Ssimonb #define G_PCI_CLASSREV_REV(x)		_SB_GETVALUE_32(x,S_PCI_CLASSREV_REV,M_PCI_CLASSREV_REV)
127e5a27ab1Ssimonb 
128e5a27ab1Ssimonb #define S_PCI_CLASSREV_CLASS		8
129e5a27ab1Ssimonb #define M_PCI_CLASSREV_CLASS		_SB_MAKEMASK_32(24,S_PCI_CLASSREV_CLASS)
130e5a27ab1Ssimonb #define V_PCI_CLASSREV_CLASS(x)		_SB_MAKEVALUE_32(x,S_PCI_CLASSREV_CLASS)
131e5a27ab1Ssimonb #define G_PCI_CLASSREV_CLASS(x)		_SB_GETVALUE_32(x,S_PCI_CLASSREV_CLASS,M_PCI_CLASSREV_CLASS)
132e5a27ab1Ssimonb 
133e5a27ab1Ssimonb #define K_PCI_REV			0x01
134e5a27ab1Ssimonb #define K_PCI_CLASS			0x060000
135e5a27ab1Ssimonb 
136e5a27ab1Ssimonb /*
137e5a27ab1Ssimonb  * Device Header (offset 0x0C)
138e5a27ab1Ssimonb  */
139e5a27ab1Ssimonb 
140e5a27ab1Ssimonb #define S_PCI_DEVHDR_CLINESZ		0
141e5a27ab1Ssimonb #define M_PCI_DEVHDR_CLINESZ		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_CLINESZ)
142e5a27ab1Ssimonb #define V_PCI_DEVHDR_CLINESZ(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_CLINESZ)
143e5a27ab1Ssimonb #define G_PCI_DEVHDR_CLINESZ(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_CLINESZ,M_PCI_DEVHDR_CLINESZ)
144e5a27ab1Ssimonb 
145e5a27ab1Ssimonb #define S_PCI_DEVHDR_LATTMR		8
146e5a27ab1Ssimonb #define M_PCI_DEVHDR_LATTMR		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_LATTMR)
147e5a27ab1Ssimonb #define V_PCI_DEVHDR_LATTMR(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_LATTMR)
148e5a27ab1Ssimonb #define G_PCI_DEVHDR_LATTMR(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_LATTMR,M_PCI_DEVHDR_LATTMR)
149e5a27ab1Ssimonb 
150e5a27ab1Ssimonb #define S_PCI_DEVHDR_HDRTYPE		16
151e5a27ab1Ssimonb #define M_PCI_DEVHDR_HDRTYPE		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_HDRTYPE)
152e5a27ab1Ssimonb #define V_PCI_DEVHDR_HDRTYPE(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_HDRTYPE)
153e5a27ab1Ssimonb #define G_PCI_DEVHDR_HDRTYPE(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_HDRTYPE,M_PCI_DEVHDR_HDRTYPE)
154e5a27ab1Ssimonb 
155e5a27ab1Ssimonb #define K_PCI_DEVHDR_HDRTYPE_TYPE0	0
156e5a27ab1Ssimonb 
157e5a27ab1Ssimonb #define S_PCI_DEVHDR_BIST		24
158e5a27ab1Ssimonb #define M_PCI_DEVHDR_BIST		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_BIST)
159e5a27ab1Ssimonb #define V_PCI_DEVHDR_BIST(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_BIST)
160e5a27ab1Ssimonb #define G_PCI_DEVHDR_BIST(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_BIST,M_PCI_DEVHDR_BIST)
161e5a27ab1Ssimonb 
162e5a27ab1Ssimonb /*
163e5a27ab1Ssimonb  * PCI Status Register (Table 8-5).  Note that these constants
164e5a27ab1Ssimonb  * assume you've read the command and status register
165e5a27ab1Ssimonb  * together (32-bit read at offset 0x04)
166e5a27ab1Ssimonb  */
167e5a27ab1Ssimonb 
168e5a27ab1Ssimonb #define M_PCI_STATUS_CAPLIST		_SB_MAKEMASK1_32(20)
169e5a27ab1Ssimonb #define M_PCI_STATUS_66MHZCAP		_SB_MAKEMASK1_32(21)
170e5a27ab1Ssimonb #define M_PCI_STATUS_RESERVED2		_SB_MAKEMASK1_32(22)
171e5a27ab1Ssimonb #define M_PCI_STATUS_FASTB2BCAP		_SB_MAKEMASK1_32(23)
172e5a27ab1Ssimonb #define M_PCI_STATUS_MSTRDPARERR	_SB_MAKEMASK1_32(24)
173e5a27ab1Ssimonb 
174e5a27ab1Ssimonb #define S_PCI_STATUS_DEVSELTIMING	25
175e5a27ab1Ssimonb #define M_PCI_STATUS_DEVSELTIMING	_SB_MAKEMASK_32(2,S_PCI_STATUS_DEVSELTIMING)
176e5a27ab1Ssimonb #define V_PCI_STATUS_DEVSELTIMING(x)	_SB_MAKEVALUE_32(x,S_PCI_STATUS_DEVSELTIMING)
177e5a27ab1Ssimonb #define G_PCI_STATUS_DEVSELTIMING(x)	_SB_GETVALUE_32(x,S_PCI_STATUS_DEVSELTIMING,M_PCI_STATUS_DEVSELTIMING)
178e5a27ab1Ssimonb 
179e5a27ab1Ssimonb #define M_PCI_STATUS_SIGDTGTABORT	_SB_MAKEMASK1_32(27)
180e5a27ab1Ssimonb #define M_PCI_STATUS_RCVDTGTABORT	_SB_MAKEMASK1_32(28)
181e5a27ab1Ssimonb #define M_PCI_STATUS_RCVDMSTRABORT	_SB_MAKEMASK1_32(29)
182e5a27ab1Ssimonb #define M_PCI_STATUS_SIGDSERR		_SB_MAKEMASK1_32(30)
183e5a27ab1Ssimonb #define M_PCI_STATUS_DETPARERR		_SB_MAKEMASK1_32(31)
184e5a27ab1Ssimonb 
185e5a27ab1Ssimonb /*
186e5a27ab1Ssimonb  * Device Header Register (Table 8-6, Table 8-7)
187e5a27ab1Ssimonb  */
188e5a27ab1Ssimonb 
189e5a27ab1Ssimonb #define S_PCI_DEVHDR_CLINESZ		0
190e5a27ab1Ssimonb #define M_PCI_DEVHDR_CLINESZ		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_CLINESZ)
191e5a27ab1Ssimonb #define V_PCI_DEVHDR_CLINESZ(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_CLINESZ)
192e5a27ab1Ssimonb #define G_PCI_DEVHDR_CLINESZ(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_CLINESZ,M_PCI_DEVHDR_CLINESZ)
193e5a27ab1Ssimonb 
194e5a27ab1Ssimonb #define S_PCI_DEVHDR_LATTIME		8
195e5a27ab1Ssimonb #define M_PCI_DEVHDR_LATTIME		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_LATTIME)
196e5a27ab1Ssimonb #define V_PCI_DEVHDR_LATTIME(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_LATTIME)
197e5a27ab1Ssimonb #define G_PCI_DEVHDR_LATTIME(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_LATTIME,M_PCI_DEVHDR_LATTIME)
198e5a27ab1Ssimonb 
199e5a27ab1Ssimonb #define S_PCI_DEVHDR_HDRTYPE		16
200e5a27ab1Ssimonb #define M_PCI_DEVHDR_HDRTYPE		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_HDRTYPE)
201e5a27ab1Ssimonb #define V_PCI_DEVHDR_HDRTYPE(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_HDRTYPE)
202e5a27ab1Ssimonb #define G_PCI_DEVHDR_HDRTYPE(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_HDRTYPE,M_PCI_DEVHDR_HDRTYPE)
203e5a27ab1Ssimonb 
204e5a27ab1Ssimonb #define S_PCI_DEVHDR_BIST		24
205e5a27ab1Ssimonb #define M_PCI_DEVHDR_BIST		_SB_MAKEMASK_32(8,S_PCI_DEVHDR_BIST)
206e5a27ab1Ssimonb #define V_PCI_DEVHDR_BIST(x)		_SB_MAKEVALUE_32(x,S_PCI_DEVHDR_BIST)
207e5a27ab1Ssimonb #define G_PCI_DEVHDR_BIST(x)		_SB_GETVALUE_32(x,S_PCI_DEVHDR_BIST,M_PCI_DEVHDR_BIST)
208e5a27ab1Ssimonb 
209e5a27ab1Ssimonb /*
210e5a27ab1Ssimonb  * Timeout and feature control Register (Table 8-8) (Table 8-9)
211e5a27ab1Ssimonb  * Note that these constants assume you've read the timeout/fcontrol register
212e5a27ab1Ssimonb  * together (32-bit read at offset 0x40)
213e5a27ab1Ssimonb  */
214e5a27ab1Ssimonb 
215e5a27ab1Ssimonb #define S_PCI_TIMEOUT_TRDY		0
216e5a27ab1Ssimonb #define M_PCI_TIMEOUT_TRDY		_SB_MAKEMASK_32(8,S_PCI_TIMEOUT_TRDY)
217e5a27ab1Ssimonb #define V_PCI_TIMEOUT_TRDY(x)		_SB_MAKEVALUE_32(x,S_PCI_TIMEOUT_TRDY)
218e5a27ab1Ssimonb #define G_PCI_TIMEOUT_TRDY(x)		_SB_GETVALUE_32(x,S_PCI_TIMEOUT_TRDY,M_PCI_TIMEOUT_TRDY)
219e5a27ab1Ssimonb 
220e5a27ab1Ssimonb #define S_PCI_TIMEOUT_RETRY		8
221e5a27ab1Ssimonb #define M_PCI_TIMEOUT_RETRY		_SB_MAKEMASK_32(8,S_PCI_TIMEOUT_RETRY)
222e5a27ab1Ssimonb #define V_PCI_TIMEOUT_RETRY(x)		_SB_MAKEVALUE_32(x,S_PCI_TIMEOUT_RETRY)
223e5a27ab1Ssimonb #define G_PCI_TIMEOUT_RETRY(x)		_SB_GETVALUE_32(x,S_PCI_TIMEOUT_RETRY,M_PCI_TIMEOUT_RETRY)
224e5a27ab1Ssimonb 
225e5a27ab1Ssimonb #define M_PCI_FCONTROL_BAR4_EN		_SB_MAKEMASK1_32(16)
226e5a27ab1Ssimonb #define M_PCI_FCONTROL_BAR5_EN		_SB_MAKEMASK1_32(17)
227e5a27ab1Ssimonb #define M_PCI_FCONTROL_PTP_EN		_SB_MAKEMASK1_32(18)
228e5a27ab1Ssimonb #define M_PCI_FCONTROL_ADAPT_RETRY_EN	_SB_MAKEMASK1_32(19)
229e5a27ab1Ssimonb 
230e5a27ab1Ssimonb #define S_PCI_FCONTROL_MIN_TAR_RETRY	20
231e5a27ab1Ssimonb #define M_PCI_FCONTROL_MIN_TAR_RETRY	_SB_MAKEMASK_32(3,S_PCI_FCONTROL_MIN_TAR_RETRY)
232e5a27ab1Ssimonb #define V_PCI_FCONTROL_MIN_TAR_RETRY(x)	_SB_MAKEVALUE_32(x,S_PCI_FCONTROL_MIN_TAR_RETRY)
233e5a27ab1Ssimonb #define G_PCI_FCONTROL_MIN_TAR_RETRY(x)	_SB_GETVALUE_32(x,S_PCI_FCONTROL_MIN_TAR_RETRY,M_PCI_FCONTROL_MIN_TAR_RETRY)
234e5a27ab1Ssimonb 
235e5a27ab1Ssimonb #define S_PCI_FCONTROL_NOM_TAR_RETRY	23
236e5a27ab1Ssimonb #define M_PCI_FCONTROL_NOM_TAR_RETRY	_SB_MAKEMASK_32(4,S_PCI_FCONTROL_NOM_TAR_RETRY)
237e5a27ab1Ssimonb #define V_PCI_FCONTROL_NOM_TAR_RETRY(x)	_SB_MAKEVALUE_32(x,S_PCI_FCONTROL_NOM_TAR_RETRY)
238e5a27ab1Ssimonb #define G_PCI_FCONTROL_NOM_TAR_RETRY(x)	_SB_GETVALUE_32(x,S_PCI_FCONTROL_NOM_TAR_RETRY,M_PCI_FCONTROL_NOM_TAR_RETRY)
239e5a27ab1Ssimonb 
240e5a27ab1Ssimonb #define S_PCI_FCONTROL_MAX_TAR_RETRY	27
241e5a27ab1Ssimonb #define M_PCI_FCONTROL_MAX_TAR_RETRY	_SB_MAKEMASK_32(5,S_PCI_FCONTROL_MAX_TAR_RETRY)
242e5a27ab1Ssimonb #define V_PCI_FCONTROL_MAX_TAR_RETRY(x)	_SB_MAKEVALUE_32(x,S_PCI_FCONTROL_MAX_TAR_RETRY)
243e5a27ab1Ssimonb #define G_PCI_FCONTROL_MAX_TAR_RETRY(x)	_SB_GETVALUE_32(x,S_PCI_FCONTROL_MAX_TAR_RETRY,M_PCI_FCONTROL_MAX_TAR_RETRY)
244e5a27ab1Ssimonb 
245e5a27ab1Ssimonb /*
246e5a27ab1Ssimonb  * BAR0 Map Table Entry (Offsets 0x40-0x80) (Table 8-10)
247e5a27ab1Ssimonb  */
248e5a27ab1Ssimonb 
249e5a27ab1Ssimonb #define M_PCI_BAR0MAP_ENABLE		_SB_MAKEMASK1_32(0)
250e5a27ab1Ssimonb #define M_PCI_BAR0MAP_SENDLDT		_SB_MAKEMASK1_32(1)
251e5a27ab1Ssimonb #define S_PCI_BAR0MAP_ADDR		12
252e5a27ab1Ssimonb #define M_PCI_BAR0MAP_ADDR		_SB_MAKEMASK_32(20,S_PCI_BAR0MAP_ADDR)
253e5a27ab1Ssimonb 
254e5a27ab1Ssimonb /*
255e5a27ab1Ssimonb  * Additional Status Register (Table 8-11)
256e5a27ab1Ssimonb  */
257e5a27ab1Ssimonb 
258e5a27ab1Ssimonb #define M_PCI_ASTATUS_HOTPLUG_EN	_SB_MAKEMASK1_32(0)
259e5a27ab1Ssimonb #define M_PCI_ASTATUS_SERR_DET		_SB_MAKEMASK1_32(1)
260e5a27ab1Ssimonb #define M_PCI_ASTATUS_TRDYERR		_SB_MAKEMASK1_32(2)
261e5a27ab1Ssimonb #define M_PCI_ASTATUS_RETRTYERR		_SB_MAKEMASK1_32(3)
262e5a27ab1Ssimonb #define M_PCI_ASTATUS_TRDYINTMASK	_SB_MAKEMASK1_32(4)
263e5a27ab1Ssimonb #define M_PCI_ASTATUS_RETRYINTMASK	_SB_MAKEMASK1_32(5)
264e5a27ab1Ssimonb #define M_PCI_ASTATUS_SIGNALINTA	_SB_MAKEMASK1_32(6)
265e5a27ab1Ssimonb 
2661f2efd0dScgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
267e5a27ab1Ssimonb /*
2681f2efd0dScgd  * Read Host Register
269e5a27ab1Ssimonb  */
270e5a27ab1Ssimonb 
2711f2efd0dScgd #define M_PCI_READHOST_RDHOST	_SB_MAKEMASK1_32(0)
272e5a27ab1Ssimonb 
273e5a27ab1Ssimonb /*
2741f2efd0dScgd  * Adaptive Extend Register
275e5a27ab1Ssimonb  */
276e5a27ab1Ssimonb 
277e5a27ab1Ssimonb #define S_PCI_ADXTEND_NOM_TAR_RETRY	1
278e5a27ab1Ssimonb #define M_PCI_ADXTEND_NOM_TAR_RETRY	_SB_MAKEMASK_32(3,S_PCI_ADXTEND_NOM_TAR_RETRY)
279e5a27ab1Ssimonb #define V_PCI_ADXTEND_NOM_TAR_RETRY(x)	_SB_MAKEVALUE_32(x,S_PCI_ADXTEND_NOM_TAR_RETRY)
280e5a27ab1Ssimonb #define G_PCI_ADXTEND_NOM_TAR_RETRY(x)	_SB_GETVALUE_32(x,S_PCI_ADXTEND_NOM_TAR_RETRY,M_PCI_ADXTEND_NOM_TAR_RETRY)
281e5a27ab1Ssimonb 
282e5a27ab1Ssimonb #define S_PCI_ADXTEND_MAX_TAR_RETRY	4
283e5a27ab1Ssimonb #define M_PCI_ADXTEND_MAX_TAR_RETRY	_SB_MAKEMASK_32(2,S_PCI_ADXTEND_MAX_TAR_RETRY)
284e5a27ab1Ssimonb #define V_PCI_ADXTEND_MAX_TAR_RETRY(x)	_SB_MAKEVALUE_32(x,S_PCI_ADXTEND_MAX_TAR_RETRY)
285e5a27ab1Ssimonb #define G_PCI_ADXTEND_MAX_TAR_RETRY(x)	_SB_GETVALUE_32(x,S_PCI_ADXTEND_MAX_TAR_RETRY,M_PCI_ADXTEND_MAX_TAR_RETRY)
286e5a27ab1Ssimonb 
287e5a27ab1Ssimonb #define M_PCI_ADXTEND_DIS_DMAR_IOW_DEP  _SB_MAKEMASK1_32(6)
288e5a27ab1Ssimonb #define M_PCI_ADXTEND_DIS_MEMRD_BE      _SB_MAKEMASK1_32(6)
2891f2efd0dScgd #endif /* 1250 PASS2 || 112x PASS1 */
290e5a27ab1Ssimonb 
291e5a27ab1Ssimonb 
292e5a27ab1Ssimonb #endif
293e5a27ab1Ssimonb 
294e5a27ab1Ssimonb 
295