1*13d5e9b5Ssimonb /* $NetBSD: octeon_twsireg.h,v 1.3 2020/06/22 03:05:07 simonb Exp $ */ 2f693c922Shikaru 3f693c922Shikaru /* 4f693c922Shikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5f693c922Shikaru * All rights reserved. 6f693c922Shikaru * 7f693c922Shikaru * Redistribution and use in source and binary forms, with or without 8f693c922Shikaru * modification, are permitted provided that the following conditions 9f693c922Shikaru * are met: 10f693c922Shikaru * 1. Redistributions of source code must retain the above copyright 11f693c922Shikaru * notice, this list of conditions and the following disclaimer. 12f693c922Shikaru * 2. Redistributions in binary form must reproduce the above copyright 13f693c922Shikaru * notice, this list of conditions and the following disclaimer in the 14f693c922Shikaru * documentation and/or other materials provided with the distribution. 15f693c922Shikaru * 16f693c922Shikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17f693c922Shikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18f693c922Shikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19f693c922Shikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20f693c922Shikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21f693c922Shikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22f693c922Shikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23f693c922Shikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24f693c922Shikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25f693c922Shikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26f693c922Shikaru * SUCH DAMAGE. 27f693c922Shikaru */ 28f693c922Shikaru 29f693c922Shikaru /* 30f693c922Shikaru * TWSI Registers 31f693c922Shikaru */ 32f693c922Shikaru 33f693c922Shikaru #ifndef _OCTEON_TWSIREG_H_ 34f693c922Shikaru #define _OCTEON_TWSIREG_H_ 35f693c922Shikaru 36f693c922Shikaru /* ---- register addresses */ 37f693c922Shikaru 38f693c922Shikaru #define MIO_TWS_SW_TWSI 0x0001180000001000ULL 39f693c922Shikaru #define MIO_TWS_TWSI_SW 0x0001180000001008ULL 40f693c922Shikaru #define MIO_TWS_INT 0x0001180000001010ULL 41f693c922Shikaru #define MIO_TWS_SW_TWSI_EXT 0x0001180000001018ULL 42f693c922Shikaru 43f693c922Shikaru /* ---- register bits */ 44f693c922Shikaru 45f693c922Shikaru #define MIO_TWS_SW_TWSI_V UINT64_C(0x8000000000000000) 46f693c922Shikaru #define MIO_TWS_SW_TWSI_SLONLY UINT64_C(0x4000000000000000) 47f693c922Shikaru #define MIO_TWS_SW_TWSI_EIA UINT64_C(0x2000000000000000) 48f693c922Shikaru #define MIO_TWS_SW_TWSI_OP UINT64_C(0x1e00000000000000) 49b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_ONE 0 50b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_MCLK 4 51b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_EXTEND 6 52b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_FOUR 8 53b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_COMBR 1 54b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_OP_10BIT 2 55f693c922Shikaru #define MIO_TWS_SW_TWSI_R UINT64_C(0x0100000000000000) 56f693c922Shikaru #define MIO_TWS_SW_TWSI_SOVR UINT64_C(0x0080000000000000) 57f693c922Shikaru #define MIO_TWS_SW_TWSI_SIZE UINT64_C(0x0070000000000000) 58f693c922Shikaru #define MIO_TWS_SW_TWSI_SCR UINT64_C(0x000c000000000000) 59f693c922Shikaru #define MIO_TWS_SW_TWSI_A UINT64_C(0x0003ff0000000000) 60f693c922Shikaru #define MIO_TWS_SW_TWSI_IA UINT64_C(0x000000f800000000) 61f693c922Shikaru #define MIO_TWS_SW_TWSI_EOP_IA UINT64_C(0x0000000700000000) 62b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_SLAVE_ADD 0 63b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_DATA 1 64b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_CTL 2 65b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_CLKCTL 3 66b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_STAT 3 67b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_SLAVE_ADD_EXT 4 68b9fcd28bSsimonb #define MIO_TWS_SW_TWSI_EOP_IA_TWSI_RST 7 69f693c922Shikaru #define MIO_TWS_SW_TWSI_D UINT64_C(0x00000000ffffffff) 70f693c922Shikaru 71f693c922Shikaru #define MIO_TWS_TWSI_SW_V UINT64_C(0xc000000000000000) 72f693c922Shikaru #define MIO_TWS_TWSI_SW_XXX_61_32 UINT64_C(0x3fffffff00000000) 73f693c922Shikaru #define MIO_TWS_TWSI_SW_D UINT64_C(0x00000000ffffffff) 74f693c922Shikaru 75f693c922Shikaru #define MIO_TWS_INT_XXX_63_12 UINT64_C(0xfffffffffffff000) 76f693c922Shikaru #define MIO_TWS_INT_SCL UINT64_C(0x0000000000000800) 77f693c922Shikaru #define MIO_TWS_INT_SDA UINT64_C(0x0000000000000400) 78f693c922Shikaru #define MIO_TWS_INT_SCL_OVR UINT64_C(0x0000000000000200) 79f693c922Shikaru #define MIO_TWS_INT_SDA_OVR UINT64_C(0x0000000000000100) 80f693c922Shikaru #define MIO_TWS_INT_XXX_7 UINT64_C(0x0000000000000080) 81f693c922Shikaru #define MIO_TWS_INT_CORE_EN UINT64_C(0x0000000000000040) 82f693c922Shikaru #define MIO_TWS_INT_TS_EN UINT64_C(0x0000000000000020) 83f693c922Shikaru #define MIO_TWS_INT_ST_EN UINT64_C(0x0000000000000010) 84f693c922Shikaru #define MIO_TWS_INT_XXX_3 UINT64_C(0x0000000000000008) 85f693c922Shikaru #define MIO_TWS_INT_CORE_INT UINT64_C(0x0000000000000004) 86f693c922Shikaru #define MIO_TWS_INT_TS_INT UINT64_C(0x0000000000000002) 87f693c922Shikaru #define MIO_TWS_INT_ST_INT UINT64_C(0x0000000000000001) 88f693c922Shikaru 89f693c922Shikaru #define MIO_TWS_SW_TWSI_EXT_XXX_63_40 UINT64_C(0xffffff0000000000) 90f693c922Shikaru #define MIO_TWS_SW_TWSI_EXT_IA UINT64_C(0x000000ff00000000) 91f693c922Shikaru #define MIO_TWS_SW_TWSI_EXT_D UINT64_C(0x00000000ffffffff) 92f693c922Shikaru 93f693c922Shikaru /* 94f693c922Shikaru * TWSI Control Registers 95f693c922Shikaru */ 96f693c922Shikaru 97f693c922Shikaru /* TWSI Slave Address Registers */ 98f693c922Shikaru 99f693c922Shikaru #define TWSI_SLAVE_ADD_ADDR 0xfe 100f693c922Shikaru #define TWSI_SLAVE_ADD_GCE UINT8_C(0x01) 101f693c922Shikaru 102f693c922Shikaru /* TWSI Slave Extended-Address Registers */ 103f693c922Shikaru 104f693c922Shikaru /* TWSI Data Register */ 105f693c922Shikaru 106f693c922Shikaru /* TWSI Control Register */ 107f693c922Shikaru 108f693c922Shikaru #define TWSI_CTL_CE UINT8_C(0x80) 109f693c922Shikaru #define TWSI_CTL_ENAB UINT8_C(0x40) 110f693c922Shikaru #define TWSI_CTL_STA UINT8_C(0x20) 111f693c922Shikaru #define TWSI_CTL_STP UINT8_C(0x10) 112f693c922Shikaru #define TWSI_CTL_IFLG UINT8_C(0x08) 113f693c922Shikaru #define TWSI_CTL_AAK UINT8_C(0x04) 114f693c922Shikaru #define TWSI_CTL_XXX_1_0 0x03 115f693c922Shikaru 116f693c922Shikaru /* ---- bus_space */ 117f693c922Shikaru 118f693c922Shikaru #define MIO_TWS_NUNITS 1 119f693c922Shikaru #define MIO_TWS_BASE_0 0x0001180000001000ULL 120f693c922Shikaru #define MIO_TWS_SIZE 0x0020 121f693c922Shikaru 122f693c922Shikaru #define MIO_TWS_SW_TWSI_OFFSET 0x0000 123f693c922Shikaru #define MIO_TWS_TWSI_SW_OFFSET 0x0008 124f693c922Shikaru #define MIO_TWS_INT_OFFSET 0x0010 125f693c922Shikaru #define MIO_TWS_SW_TWSI_EXT_OFFSET 0x0018 126f693c922Shikaru 127f693c922Shikaru #endif /* _OCTEON_TWSIREG_H_ */ 128