1*2a015064Sthorpej /* $NetBSD: uninorth.c,v 1.23 2022/01/21 19:12:28 thorpej Exp $ */
2e29a886cStsubai
3e29a886cStsubai /*-
4e29a886cStsubai * Copyright (c) 2000 Tsubai Masanari. All rights reserved.
5e29a886cStsubai *
6e29a886cStsubai * Redistribution and use in source and binary forms, with or without
7e29a886cStsubai * modification, are permitted provided that the following conditions
8e29a886cStsubai * are met:
9e29a886cStsubai * 1. Redistributions of source code must retain the above copyright
10e29a886cStsubai * notice, this list of conditions and the following disclaimer.
11e29a886cStsubai * 2. Redistributions in binary form must reproduce the above copyright
12e29a886cStsubai * notice, this list of conditions and the following disclaimer in the
13e29a886cStsubai * documentation and/or other materials provided with the distribution.
14e29a886cStsubai * 3. The name of the author may not be used to endorse or promote products
15e29a886cStsubai * derived from this software without specific prior written permission.
16e29a886cStsubai *
17e29a886cStsubai * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18e29a886cStsubai * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19e29a886cStsubai * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20e29a886cStsubai * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21e29a886cStsubai * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22e29a886cStsubai * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23e29a886cStsubai * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24e29a886cStsubai * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25e29a886cStsubai * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26e29a886cStsubai * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27e29a886cStsubai */
28e29a886cStsubai
294b2744bfSlukem #include <sys/cdefs.h>
30*2a015064Sthorpej __KERNEL_RCSID(0, "$NetBSD: uninorth.c,v 1.23 2022/01/21 19:12:28 thorpej Exp $");
314b2744bfSlukem
32e29a886cStsubai #include <sys/param.h>
33e29a886cStsubai #include <sys/device.h>
34e29a886cStsubai #include <sys/systm.h>
35e29a886cStsubai
36e29a886cStsubai #include <dev/pci/pcivar.h>
37e29a886cStsubai #include <dev/ofw/openfirm.h>
38e29a886cStsubai #include <dev/ofw/ofw_pci.h>
3906efcc19Smacallan #include <powerpc/oea/cpufeat.h>
40e29a886cStsubai
41e29a886cStsubai #include <machine/autoconf.h>
42d974db0aSgarbled #include <machine/pio.h>
43e29a886cStsubai
44e29a886cStsubai struct uninorth_softc {
45470a6af6Smacallan device_t sc_dev;
46d974db0aSgarbled struct genppc_pci_chipset sc_pc;
47d974db0aSgarbled struct powerpc_bus_space sc_iot;
48d974db0aSgarbled struct powerpc_bus_space sc_memt;
49e29a886cStsubai };
50e29a886cStsubai
5105b09539Smatt static void uninorth_attach(device_t, device_t, void *);
5205b09539Smatt static int uninorth_match(device_t, cfdata_t, void *);
53e29a886cStsubai
54d974db0aSgarbled static pcireg_t uninorth_conf_read(void *, pcitag_t, int);
55d974db0aSgarbled static void uninorth_conf_write(void *, pcitag_t, int, pcireg_t);
5610afb9e2Smacallan static pcireg_t uninorth_conf_read_v3(void *, pcitag_t, int);
5710afb9e2Smacallan static void uninorth_conf_write_v3(void *, pcitag_t, int, pcireg_t);
58e29a886cStsubai
59470a6af6Smacallan CFATTACH_DECL_NEW(uninorth, sizeof(struct uninorth_softc),
60c5e91d44Sthorpej uninorth_match, uninorth_attach, NULL, NULL);
61e29a886cStsubai
62d974db0aSgarbled static int
uninorth_match(device_t parent,cfdata_t cf,void * aux)6305b09539Smatt uninorth_match(device_t parent, cfdata_t cf, void *aux)
64e29a886cStsubai {
65e29a886cStsubai struct confargs *ca = aux;
66e29a886cStsubai char compat[32];
67e29a886cStsubai
68e29a886cStsubai if (strcmp(ca->ca_name, "pci") != 0)
69e29a886cStsubai return 0;
70e29a886cStsubai
71c5a6be17Swiz memset(compat, 0, sizeof(compat));
72e29a886cStsubai OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
7310afb9e2Smacallan if (strcmp(compat, "uni-north") != 0 &&
7410afb9e2Smacallan strcmp(compat, "u3-agp") != 0 &&
7510afb9e2Smacallan strcmp(compat, "u4-pcie") != 0)
76e29a886cStsubai return 0;
77e29a886cStsubai
78e29a886cStsubai return 1;
79e29a886cStsubai }
80e29a886cStsubai
81d974db0aSgarbled static void
uninorth_attach(device_t parent,device_t self,void * aux)8205b09539Smatt uninorth_attach(device_t parent, device_t self, void *aux)
83e29a886cStsubai {
8405b09539Smatt struct uninorth_softc *sc = device_private(self);
85e29a886cStsubai pci_chipset_tag_t pc = &sc->sc_pc;
86e29a886cStsubai struct confargs *ca = aux;
87e29a886cStsubai struct pcibus_attach_args pba;
88e29a886cStsubai int len, child, node = ca->ca_node;
89d974db0aSgarbled uint32_t reg[2], busrange[2];
9010afb9e2Smacallan char compat[32];
9110afb9e2Smacallan int ver;
92e29a886cStsubai struct ranges {
93d974db0aSgarbled uint32_t pci_hi, pci_mid, pci_lo;
94d974db0aSgarbled uint32_t host;
95d974db0aSgarbled uint32_t size_hi, size_lo;
96e29a886cStsubai } ranges[6], *rp = ranges;
97e29a886cStsubai
98e29a886cStsubai printf("\n");
99470a6af6Smacallan sc->sc_dev = self;
100e29a886cStsubai
10110afb9e2Smacallan memset(compat, 0, sizeof(compat));
10210afb9e2Smacallan OF_getprop(ca->ca_node, "compatible", compat, sizeof(compat));
10310afb9e2Smacallan if (strcmp(compat, "u3-agp") == 0)
10410afb9e2Smacallan ver = 3;
10510afb9e2Smacallan else if (strcmp(compat, "u4-pcie") == 0)
10610afb9e2Smacallan ver = 4;
10710afb9e2Smacallan else
10810afb9e2Smacallan ver = 0;
10910afb9e2Smacallan
110e29a886cStsubai /* UniNorth address */
111e29a886cStsubai if (OF_getprop(node, "reg", reg, sizeof(reg)) < 8)
112e29a886cStsubai return;
113e29a886cStsubai
114e29a886cStsubai /* PCI bus number */
115e29a886cStsubai if (OF_getprop(node, "bus-range", busrange, sizeof(busrange)) != 8)
116e29a886cStsubai return;
117e29a886cStsubai
11810afb9e2Smacallan memset(&sc->sc_iot, 0, sizeof(sc->sc_iot));
11910afb9e2Smacallan
120e29a886cStsubai /* find i/o tag */
121e29a886cStsubai len = OF_getprop(node, "ranges", ranges, sizeof(ranges));
122e29a886cStsubai if (len == -1)
123e29a886cStsubai return;
124e29a886cStsubai while (len >= sizeof(ranges[0])) {
125e29a886cStsubai if ((rp->pci_hi & OFW_PCI_PHYS_HI_SPACEMASK) ==
126d974db0aSgarbled OFW_PCI_PHYS_HI_SPACE_IO) {
127d974db0aSgarbled sc->sc_iot.pbs_base = rp->host;
128d974db0aSgarbled sc->sc_iot.pbs_limit = rp->host + rp->size_lo;
129d974db0aSgarbled break;
130d974db0aSgarbled }
131e29a886cStsubai len -= sizeof(ranges[0]);
132e29a886cStsubai rp++;
133e29a886cStsubai }
134e29a886cStsubai
135e29a886cStsubai /* XXX enable gmac ethernet */
136e29a886cStsubai for (child = OF_child(node); child; child = OF_peer(child)) {
137e29a886cStsubai volatile int *gmac_gbclock_en = (void *)0xf8000020;
138e29a886cStsubai
139c5a6be17Swiz memset(compat, 0, sizeof(compat));
140e29a886cStsubai OF_getprop(child, "compatible", compat, sizeof(compat));
141e29a886cStsubai if (strcmp(compat, "gmac") == 0)
142e29a886cStsubai *gmac_gbclock_en |= 0x02;
143e29a886cStsubai }
144e29a886cStsubai
145d974db0aSgarbled sc->sc_iot.pbs_flags = _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_IO_TYPE;
146d974db0aSgarbled sc->sc_iot.pbs_offset = 0;
147d974db0aSgarbled if (ofwoea_map_space(RANGE_TYPE_PCI, RANGE_IO, node, &sc->sc_iot,
148d974db0aSgarbled "uninorth io-space") != 0)
149d974db0aSgarbled panic("Can't init uninorth io tag");
150d974db0aSgarbled
15110afb9e2Smacallan memset(&sc->sc_memt, 0, sizeof(sc->sc_memt));
152d974db0aSgarbled sc->sc_memt.pbs_flags = _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE;
153d974db0aSgarbled sc->sc_memt.pbs_base = 0x00000000;
154d974db0aSgarbled if (ofwoea_map_space(RANGE_TYPE_PCI, RANGE_MEM, node, &sc->sc_memt,
155d974db0aSgarbled "uninorth mem-space") != 0)
156d974db0aSgarbled panic("Can't init uninorth mem tag");
157d974db0aSgarbled
158d974db0aSgarbled macppc_pci_get_chipset_tag(pc);
159d974db0aSgarbled pc->pc_node = node;
160d974db0aSgarbled pc->pc_bus = busrange[0];
161d974db0aSgarbled pc->pc_iot = &sc->sc_iot;
162d974db0aSgarbled pc->pc_memt = &sc->sc_memt;
163d974db0aSgarbled
16410afb9e2Smacallan if (ver < 3) {
16506efcc19Smacallan pc->pc_addr = oea_mapiodev(reg[0] + 0x800000, 4);
16606efcc19Smacallan pc->pc_data = oea_mapiodev(reg[0] + 0xc00000, 8);
16710afb9e2Smacallan pc->pc_conf_read = uninorth_conf_read;
16810afb9e2Smacallan pc->pc_conf_write = uninorth_conf_write;
16910afb9e2Smacallan } else {
17006efcc19Smacallan pc->pc_addr = oea_mapiodev(reg[1] + 0x800000, 4);
17106efcc19Smacallan pc->pc_data = oea_mapiodev(reg[1] + 0xc00000, 8);
17210afb9e2Smacallan pc->pc_conf_read = uninorth_conf_read_v3;
17310afb9e2Smacallan pc->pc_conf_write = uninorth_conf_write_v3;
17410afb9e2Smacallan }
17510afb9e2Smacallan
176c5a6be17Swiz memset(&pba, 0, sizeof(pba));
177d974db0aSgarbled pba.pba_memt = pc->pc_memt;
178d974db0aSgarbled pba.pba_iot = pc->pc_iot;
179e29a886cStsubai pba.pba_dmat = &pci_bus_dma_tag;
1807dd7f8baSfvdl pba.pba_dmat64 = NULL;
181d974db0aSgarbled pba.pba_bus = pc->pc_bus;
182204183c0Sthorpej pba.pba_bridgetag = NULL;
183e29a886cStsubai pba.pba_pc = pc;
184a6b2b839Sdyoung pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
185e29a886cStsubai
1862685996bSthorpej config_found(self, &pba, pcibusprint,
187*2a015064Sthorpej CFARGS(.devhandle = device_handle(self)));
188e29a886cStsubai }
189e29a886cStsubai
190d974db0aSgarbled static pcireg_t
uninorth_conf_read(void * cookie,pcitag_t tag,int reg)191d974db0aSgarbled uninorth_conf_read(void *cookie, pcitag_t tag, int reg)
192e29a886cStsubai {
193d974db0aSgarbled pci_chipset_tag_t pc = cookie;
194d974db0aSgarbled int32_t *daddr = pc->pc_data;
195e29a886cStsubai pcireg_t data;
196e29a886cStsubai int bus, dev, func, s;
197d974db0aSgarbled uint32_t x;
198e29a886cStsubai
199605f564fSmsaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
200605f564fSmsaitoh return (pcireg_t) -1;
201605f564fSmsaitoh
202e29a886cStsubai /* UniNorth seems to have a 64bit data port */
203e29a886cStsubai if (reg & 0x04)
204e29a886cStsubai daddr++;
205e29a886cStsubai
206e29a886cStsubai pci_decompose_tag(pc, tag, &bus, &dev, &func);
207e29a886cStsubai
208e29a886cStsubai /*
209e29a886cStsubai * bandit's minimum device number of the first bus is 11.
210e29a886cStsubai * So we behave as if there is no device when dev < 11.
211e29a886cStsubai */
212e29a886cStsubai if (func > 7)
213e29a886cStsubai panic("pci_conf_read: func > 7");
214e29a886cStsubai
215d974db0aSgarbled if (bus == pc->pc_bus) {
21632b01666Snathanw if (dev < 11)
217e29a886cStsubai return 0xffffffff;
218e29a886cStsubai x = (1 << dev) | (func << 8) | reg;
219e29a886cStsubai } else
220e29a886cStsubai x = tag | reg | 1;
221e29a886cStsubai
222e29a886cStsubai s = splhigh();
223e29a886cStsubai
224d974db0aSgarbled out32rb(pc->pc_addr, x);
225d974db0aSgarbled in32rb(pc->pc_addr);
226e29a886cStsubai data = 0xffffffff;
227e29a886cStsubai if (!badaddr(daddr, 4))
228e29a886cStsubai data = in32rb(daddr);
229d974db0aSgarbled out32rb(pc->pc_addr, 0);
230d974db0aSgarbled in32rb(pc->pc_addr);
231e29a886cStsubai splx(s);
232e29a886cStsubai
233e29a886cStsubai return data;
234e29a886cStsubai }
235e29a886cStsubai
236d974db0aSgarbled static void
uninorth_conf_write(void * cookie,pcitag_t tag,int reg,pcireg_t data)237d974db0aSgarbled uninorth_conf_write(void *cookie, pcitag_t tag, int reg, pcireg_t data)
238e29a886cStsubai {
239d974db0aSgarbled pci_chipset_tag_t pc = cookie;
240d974db0aSgarbled int32_t *daddr = pc->pc_data;
241e29a886cStsubai int bus, dev, func, s;
242d974db0aSgarbled uint32_t x;
243e29a886cStsubai
244605f564fSmsaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
245605f564fSmsaitoh return;
246605f564fSmsaitoh
247e29a886cStsubai /* UniNorth seems to have a 64bit data port */
248e29a886cStsubai if (reg & 0x04)
249e29a886cStsubai daddr++;
250e29a886cStsubai
251e29a886cStsubai pci_decompose_tag(pc, tag, &bus, &dev, &func);
252e29a886cStsubai
253e29a886cStsubai if (func > 7)
254e29a886cStsubai panic("pci_conf_write: func > 7");
255e29a886cStsubai
256d974db0aSgarbled if (bus == pc->pc_bus) {
257e29a886cStsubai if (dev < 11)
258e29a886cStsubai panic("pci_conf_write: dev < 11");
259e29a886cStsubai x = (1 << dev) | (func << 8) | reg;
260e29a886cStsubai } else
261e29a886cStsubai x = tag | reg | 1;
262e29a886cStsubai
263e29a886cStsubai s = splhigh();
264e29a886cStsubai
265d974db0aSgarbled out32rb(pc->pc_addr, x);
266d974db0aSgarbled in32rb(pc->pc_addr);
267e29a886cStsubai out32rb(daddr, data);
268d974db0aSgarbled out32rb(pc->pc_addr, 0);
269d974db0aSgarbled in32rb(pc->pc_addr);
270e29a886cStsubai
271e29a886cStsubai splx(s);
272e29a886cStsubai }
27310afb9e2Smacallan
27410afb9e2Smacallan static pcireg_t
uninorth_conf_read_v3(void * cookie,pcitag_t tag,int reg)27510afb9e2Smacallan uninorth_conf_read_v3(void *cookie, pcitag_t tag, int reg)
27610afb9e2Smacallan {
27710afb9e2Smacallan pci_chipset_tag_t pc = cookie;
27810afb9e2Smacallan int32_t *daddr = pc->pc_data;
27910afb9e2Smacallan pcireg_t data;
28010afb9e2Smacallan int bus, dev, func, s;
28110afb9e2Smacallan uint32_t x;
28210afb9e2Smacallan
283605f564fSmsaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
284605f564fSmsaitoh return (pcireg_t) -1;
285605f564fSmsaitoh
28610afb9e2Smacallan /* UniNorth seems to have a 64bit data port */
28710afb9e2Smacallan if (reg & 0x04)
28810afb9e2Smacallan daddr++;
28910afb9e2Smacallan
29010afb9e2Smacallan pci_decompose_tag(pc, tag, &bus, &dev, &func);
29110afb9e2Smacallan
2921120d433Smacallan if (bus == 0) {
2931120d433Smacallan if (dev < 11) return 0xffffffff;
2941120d433Smacallan x = (1 << dev) | (func << 8) | reg;
2951120d433Smacallan } else
29610afb9e2Smacallan x = (bus << 16) | (dev << 11) | (func << 8) | (reg & 0xfc) | 1;
29710afb9e2Smacallan /* Set extended register bits */
29810afb9e2Smacallan x |= (reg >> 8) << 28;
29910afb9e2Smacallan
30010afb9e2Smacallan s = splhigh();
30110afb9e2Smacallan
30210afb9e2Smacallan out32rb(pc->pc_addr, x);
30310afb9e2Smacallan in32rb(pc->pc_addr);
30410afb9e2Smacallan data = 0xffffffff;
3051120d433Smacallan if (!badaddr(daddr, 4)) {
30610afb9e2Smacallan data = in32rb(daddr);
3071120d433Smacallan }
30810afb9e2Smacallan out32rb(pc->pc_addr, 0);
30910afb9e2Smacallan in32rb(pc->pc_addr);
31010afb9e2Smacallan splx(s);
31110afb9e2Smacallan
31210afb9e2Smacallan return data;
31310afb9e2Smacallan }
31410afb9e2Smacallan
31510afb9e2Smacallan static void
uninorth_conf_write_v3(void * cookie,pcitag_t tag,int reg,pcireg_t data)31610afb9e2Smacallan uninorth_conf_write_v3(void *cookie, pcitag_t tag, int reg, pcireg_t data)
31710afb9e2Smacallan {
31810afb9e2Smacallan pci_chipset_tag_t pc = cookie;
31910afb9e2Smacallan int32_t *daddr = pc->pc_data;
32010afb9e2Smacallan int bus, dev, func, s;
32110afb9e2Smacallan uint32_t x;
32210afb9e2Smacallan
323605f564fSmsaitoh if ((unsigned int)reg >= PCI_CONF_SIZE)
324605f564fSmsaitoh return;
325605f564fSmsaitoh
32610afb9e2Smacallan /* UniNorth seems to have a 64bit data port */
32710afb9e2Smacallan if (reg & 0x04)
32810afb9e2Smacallan daddr++;
32910afb9e2Smacallan
33010afb9e2Smacallan pci_decompose_tag(pc, tag, &bus, &dev, &func);
33110afb9e2Smacallan
3321120d433Smacallan if (bus == 0) {
3331120d433Smacallan if (dev < 11) return;
3341120d433Smacallan x = (1 << dev) | (func << 8) | reg;
3351120d433Smacallan } else
33610afb9e2Smacallan x = (bus << 16) | (dev << 11) | (func << 8) | (reg & 0xfc) | 1;
33710afb9e2Smacallan /* Set extended register bits */
33810afb9e2Smacallan x |= (reg >> 8) << 28;
33910afb9e2Smacallan
34010afb9e2Smacallan s = splhigh();
34110afb9e2Smacallan
34210afb9e2Smacallan out32rb(pc->pc_addr, x);
34310afb9e2Smacallan in32rb(pc->pc_addr);
34410afb9e2Smacallan out32rb(daddr, data);
34510afb9e2Smacallan out32rb(pc->pc_addr, 0);
34610afb9e2Smacallan in32rb(pc->pc_addr);
34710afb9e2Smacallan
34810afb9e2Smacallan splx(s);
34910afb9e2Smacallan }
350