1*f9ac86e6Sskrll /* $NetBSD: ia64_cpu.h,v 1.4 2023/10/06 11:45:37 skrll Exp $ */
2ba7cbe76Scherry
3ba7cbe76Scherry /*-
4544d77a7Sscole * Copyright (c) 2007 Marcel Moolenaar
5ba7cbe76Scherry * Copyright (c) 2000 Doug Rabson
6ba7cbe76Scherry * All rights reserved.
7ba7cbe76Scherry *
8ba7cbe76Scherry * Redistribution and use in source and binary forms, with or without
9ba7cbe76Scherry * modification, are permitted provided that the following conditions
10ba7cbe76Scherry * are met:
11ba7cbe76Scherry * 1. Redistributions of source code must retain the above copyright
12ba7cbe76Scherry * notice, this list of conditions and the following disclaimer.
13ba7cbe76Scherry * 2. Redistributions in binary form must reproduce the above copyright
14ba7cbe76Scherry * notice, this list of conditions and the following disclaimer in the
15ba7cbe76Scherry * documentation and/or other materials provided with the distribution.
16ba7cbe76Scherry *
17ba7cbe76Scherry * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18ba7cbe76Scherry * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19ba7cbe76Scherry * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20ba7cbe76Scherry * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21ba7cbe76Scherry * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22ba7cbe76Scherry * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23ba7cbe76Scherry * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24ba7cbe76Scherry * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25ba7cbe76Scherry * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26ba7cbe76Scherry * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27ba7cbe76Scherry * SUCH DAMAGE.
28ba7cbe76Scherry *
29544d77a7Sscole * $FreeBSD: releng/10.1/sys/ia64/include/ia64_cpu.h 223170 2011-06-17 04:26:03Z marcel $
30ba7cbe76Scherry */
31ba7cbe76Scherry
32ba7cbe76Scherry #ifndef _MACHINE_IA64_CPU_H_
33ba7cbe76Scherry #define _MACHINE_IA64_CPU_H_
34ba7cbe76Scherry
35ba7cbe76Scherry /*
36544d77a7Sscole * Local Interrupt ID.
37544d77a7Sscole */
38544d77a7Sscole #define IA64_LID_GET_SAPIC_ID(x) ((u_int)((x) >> 16) & 0xffff)
39544d77a7Sscole #define IA64_LID_SET_SAPIC_ID(x) ((u_int)((x) & 0xffff) << 16)
40544d77a7Sscole
41544d77a7Sscole /*
42544d77a7Sscole * Definition of DCR bits.
43544d77a7Sscole */
44544d77a7Sscole #define IA64_DCR_PP 0x0000000000000001
45544d77a7Sscole #define IA64_DCR_BE 0x0000000000000002
46544d77a7Sscole #define IA64_DCR_LC 0x0000000000000004
47544d77a7Sscole #define IA64_DCR_DM 0x0000000000000100
48544d77a7Sscole #define IA64_DCR_DP 0x0000000000000200
49544d77a7Sscole #define IA64_DCR_DK 0x0000000000000400
50544d77a7Sscole #define IA64_DCR_DX 0x0000000000000800
51544d77a7Sscole #define IA64_DCR_DR 0x0000000000001000
52544d77a7Sscole #define IA64_DCR_DA 0x0000000000002000
53544d77a7Sscole #define IA64_DCR_DD 0x0000000000004000
54544d77a7Sscole
55544d77a7Sscole #define IA64_DCR_DEFAULT \
56544d77a7Sscole (IA64_DCR_DM | IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | \
57544d77a7Sscole IA64_DCR_DR | IA64_DCR_DA | IA64_DCR_DD)
58544d77a7Sscole
59544d77a7Sscole /*
60ba7cbe76Scherry * Definition of PSR and IPSR bits.
61ba7cbe76Scherry */
62ba7cbe76Scherry #define IA64_PSR_BE 0x0000000000000002
63ba7cbe76Scherry #define IA64_PSR_UP 0x0000000000000004
64ba7cbe76Scherry #define IA64_PSR_AC 0x0000000000000008
65ba7cbe76Scherry #define IA64_PSR_MFL 0x0000000000000010
66ba7cbe76Scherry #define IA64_PSR_MFH 0x0000000000000020
67ba7cbe76Scherry #define IA64_PSR_IC 0x0000000000002000
68ba7cbe76Scherry #define IA64_PSR_I 0x0000000000004000
69ba7cbe76Scherry #define IA64_PSR_PK 0x0000000000008000
70ba7cbe76Scherry #define IA64_PSR_DT 0x0000000000020000
71ba7cbe76Scherry #define IA64_PSR_DFL 0x0000000000040000
72ba7cbe76Scherry #define IA64_PSR_DFH 0x0000000000080000
73ba7cbe76Scherry #define IA64_PSR_SP 0x0000000000100000
74ba7cbe76Scherry #define IA64_PSR_PP 0x0000000000200000
75ba7cbe76Scherry #define IA64_PSR_DI 0x0000000000400000
76ba7cbe76Scherry #define IA64_PSR_SI 0x0000000000800000
77ba7cbe76Scherry #define IA64_PSR_DB 0x0000000001000000
78ba7cbe76Scherry #define IA64_PSR_LP 0x0000000002000000
79ba7cbe76Scherry #define IA64_PSR_TB 0x0000000004000000
80ba7cbe76Scherry #define IA64_PSR_RT 0x0000000008000000
81ba7cbe76Scherry #define IA64_PSR_CPL 0x0000000300000000
82ba7cbe76Scherry #define IA64_PSR_CPL_KERN 0x0000000000000000
83ba7cbe76Scherry #define IA64_PSR_CPL_1 0x0000000100000000
84ba7cbe76Scherry #define IA64_PSR_CPL_2 0x0000000200000000
85ba7cbe76Scherry #define IA64_PSR_CPL_USER 0x0000000300000000
86ba7cbe76Scherry #define IA64_PSR_IS 0x0000000400000000
87ba7cbe76Scherry #define IA64_PSR_MC 0x0000000800000000
88ba7cbe76Scherry #define IA64_PSR_IT 0x0000001000000000
89ba7cbe76Scherry #define IA64_PSR_ID 0x0000002000000000
90ba7cbe76Scherry #define IA64_PSR_DA 0x0000004000000000
91ba7cbe76Scherry #define IA64_PSR_DD 0x0000008000000000
92ba7cbe76Scherry #define IA64_PSR_SS 0x0000010000000000
93ba7cbe76Scherry #define IA64_PSR_RI 0x0000060000000000
94ba7cbe76Scherry #define IA64_PSR_RI_0 0x0000000000000000
95ba7cbe76Scherry #define IA64_PSR_RI_1 0x0000020000000000
96ba7cbe76Scherry #define IA64_PSR_RI_2 0x0000040000000000
97ba7cbe76Scherry #define IA64_PSR_ED 0x0000080000000000
98ba7cbe76Scherry #define IA64_PSR_BN 0x0000100000000000
99ba7cbe76Scherry #define IA64_PSR_IA 0x0000200000000000
100ba7cbe76Scherry
101ba7cbe76Scherry /*
102ba7cbe76Scherry * Definition of ISR bits.
103ba7cbe76Scherry */
104ba7cbe76Scherry #define IA64_ISR_CODE 0x000000000000ffff
105ba7cbe76Scherry #define IA64_ISR_VECTOR 0x0000000000ff0000
106ba7cbe76Scherry #define IA64_ISR_X 0x0000000100000000
107ba7cbe76Scherry #define IA64_ISR_W 0x0000000200000000
108ba7cbe76Scherry #define IA64_ISR_R 0x0000000400000000
109ba7cbe76Scherry #define IA64_ISR_NA 0x0000000800000000
110ba7cbe76Scherry #define IA64_ISR_SP 0x0000001000000000
111ba7cbe76Scherry #define IA64_ISR_RS 0x0000002000000000
112ba7cbe76Scherry #define IA64_ISR_IR 0x0000004000000000
113ba7cbe76Scherry #define IA64_ISR_NI 0x0000008000000000
114ba7cbe76Scherry #define IA64_ISR_SO 0x0000010000000000
115ba7cbe76Scherry #define IA64_ISR_EI 0x0000060000000000
116ba7cbe76Scherry #define IA64_ISR_EI_0 0x0000000000000000
117ba7cbe76Scherry #define IA64_ISR_EI_1 0x0000020000000000
118ba7cbe76Scherry #define IA64_ISR_EI_2 0x0000040000000000
119ba7cbe76Scherry #define IA64_ISR_ED 0x0000080000000000
120ba7cbe76Scherry
121ba7cbe76Scherry /*
122ba7cbe76Scherry * Vector numbers for various ia64 interrupts.
123ba7cbe76Scherry */
124ba7cbe76Scherry #define IA64_VEC_VHPT 0
125ba7cbe76Scherry #define IA64_VEC_ITLB 1
126ba7cbe76Scherry #define IA64_VEC_DTLB 2
127ba7cbe76Scherry #define IA64_VEC_ALT_ITLB 3
128ba7cbe76Scherry #define IA64_VEC_ALT_DTLB 4
129ba7cbe76Scherry #define IA64_VEC_NESTED_DTLB 5
130ba7cbe76Scherry #define IA64_VEC_IKEY_MISS 6
131ba7cbe76Scherry #define IA64_VEC_DKEY_MISS 7
132ba7cbe76Scherry #define IA64_VEC_DIRTY_BIT 8
133ba7cbe76Scherry #define IA64_VEC_INST_ACCESS 9
134ba7cbe76Scherry #define IA64_VEC_DATA_ACCESS 10
135ba7cbe76Scherry #define IA64_VEC_BREAK 11
136ba7cbe76Scherry #define IA64_VEC_EXT_INTR 12
137ba7cbe76Scherry #define IA64_VEC_PAGE_NOT_PRESENT 20
138ba7cbe76Scherry #define IA64_VEC_KEY_PERMISSION 21
139ba7cbe76Scherry #define IA64_VEC_INST_ACCESS_RIGHTS 22
140ba7cbe76Scherry #define IA64_VEC_DATA_ACCESS_RIGHTS 23
141ba7cbe76Scherry #define IA64_VEC_GENERAL_EXCEPTION 24
142ba7cbe76Scherry #define IA64_VEC_DISABLED_FP 25
143ba7cbe76Scherry #define IA64_VEC_NAT_CONSUMPTION 26
144ba7cbe76Scherry #define IA64_VEC_SPECULATION 27
145ba7cbe76Scherry #define IA64_VEC_DEBUG 29
146ba7cbe76Scherry #define IA64_VEC_UNALIGNED_REFERENCE 30
147ba7cbe76Scherry #define IA64_VEC_UNSUPP_DATA_REFERENCE 31
148ba7cbe76Scherry #define IA64_VEC_FLOATING_POINT_FAULT 32
149ba7cbe76Scherry #define IA64_VEC_FLOATING_POINT_TRAP 33
150ba7cbe76Scherry #define IA64_VEC_LOWER_PRIVILEGE_TRANSFER 34
151ba7cbe76Scherry #define IA64_VEC_TAKEN_BRANCH_TRAP 35
152ba7cbe76Scherry #define IA64_VEC_SINGLE_STEP_TRAP 36
153ba7cbe76Scherry #define IA64_VEC_IA32_EXCEPTION 45
154ba7cbe76Scherry #define IA64_VEC_IA32_INTERCEPT 46
155ba7cbe76Scherry #define IA64_VEC_IA32_INTERRUPT 47
156ba7cbe76Scherry
157ba7cbe76Scherry /*
158ba7cbe76Scherry * IA-32 exceptions.
159ba7cbe76Scherry */
160ba7cbe76Scherry #define IA32_EXCEPTION_DIVIDE 0
161ba7cbe76Scherry #define IA32_EXCEPTION_DEBUG 1
162ba7cbe76Scherry #define IA32_EXCEPTION_BREAK 3
163ba7cbe76Scherry #define IA32_EXCEPTION_OVERFLOW 4
164ba7cbe76Scherry #define IA32_EXCEPTION_BOUND 5
165ba7cbe76Scherry #define IA32_EXCEPTION_DNA 7
166ba7cbe76Scherry #define IA32_EXCEPTION_NOT_PRESENT 11
167ba7cbe76Scherry #define IA32_EXCEPTION_STACK_FAULT 12
168ba7cbe76Scherry #define IA32_EXCEPTION_GPFAULT 13
169ba7cbe76Scherry #define IA32_EXCEPTION_FPERROR 16
170ba7cbe76Scherry #define IA32_EXCEPTION_ALIGNMENT_CHECK 17
171ba7cbe76Scherry #define IA32_EXCEPTION_STREAMING_SIMD 19
172ba7cbe76Scherry
173ba7cbe76Scherry #define IA32_INTERCEPT_INSTRUCTION 0
174ba7cbe76Scherry #define IA32_INTERCEPT_GATE 1
175ba7cbe76Scherry #define IA32_INTERCEPT_SYSTEM_FLAG 2
176ba7cbe76Scherry #define IA32_INTERCEPT_LOCK 4
177ba7cbe76Scherry
178ba7cbe76Scherry #ifndef _LOCORE
179ba7cbe76Scherry
180ba7cbe76Scherry /*
181ba7cbe76Scherry * Various special ia64 instructions.
182ba7cbe76Scherry */
183ba7cbe76Scherry
184ba7cbe76Scherry /*
185ba7cbe76Scherry * Memory Fence.
186ba7cbe76Scherry */
187ba7cbe76Scherry static __inline void
ia64_mf(void)188ba7cbe76Scherry ia64_mf(void)
189ba7cbe76Scherry {
190ba7cbe76Scherry __asm __volatile("mf");
191ba7cbe76Scherry }
192ba7cbe76Scherry
193ba7cbe76Scherry static __inline void
ia64_mf_a(void)194ba7cbe76Scherry ia64_mf_a(void)
195ba7cbe76Scherry {
196ba7cbe76Scherry __asm __volatile("mf.a");
197ba7cbe76Scherry }
198ba7cbe76Scherry
199ba7cbe76Scherry /*
200ba7cbe76Scherry * Flush Cache.
201ba7cbe76Scherry */
202ba7cbe76Scherry static __inline void
ia64_fc(uint64_t va)203833b1484Skiyohara ia64_fc(uint64_t va)
204ba7cbe76Scherry {
205ba7cbe76Scherry __asm __volatile("fc %0" :: "r"(va));
206ba7cbe76Scherry }
207ba7cbe76Scherry
208ba7cbe76Scherry static __inline void
ia64_fc_i(uint64_t va)209833b1484Skiyohara ia64_fc_i(uint64_t va)
210ba7cbe76Scherry {
211ba7cbe76Scherry __asm __volatile("fc.i %0" :: "r"(va));
212ba7cbe76Scherry }
213ba7cbe76Scherry
214ba7cbe76Scherry /*
215ba7cbe76Scherry * Sync instruction stream.
216ba7cbe76Scherry */
217ba7cbe76Scherry static __inline void
ia64_sync_i(void)218ba7cbe76Scherry ia64_sync_i(void)
219ba7cbe76Scherry {
220ba7cbe76Scherry __asm __volatile("sync.i");
221ba7cbe76Scherry }
222ba7cbe76Scherry
223ba7cbe76Scherry /*
224ba7cbe76Scherry * Calculate address in VHPT for va.
225ba7cbe76Scherry */
226833b1484Skiyohara static __inline uint64_t
ia64_thash(uint64_t va)227833b1484Skiyohara ia64_thash(uint64_t va)
228ba7cbe76Scherry {
229833b1484Skiyohara uint64_t result;
230ba7cbe76Scherry __asm __volatile("thash %0=%1" : "=r" (result) : "r" (va));
231ba7cbe76Scherry return result;
232ba7cbe76Scherry }
233ba7cbe76Scherry
234ba7cbe76Scherry /*
235ba7cbe76Scherry * Calculate VHPT tag for va.
236ba7cbe76Scherry */
237833b1484Skiyohara static __inline uint64_t
ia64_ttag(uint64_t va)238833b1484Skiyohara ia64_ttag(uint64_t va)
239ba7cbe76Scherry {
240833b1484Skiyohara uint64_t result;
241ba7cbe76Scherry __asm __volatile("ttag %0=%1" : "=r" (result) : "r" (va));
242ba7cbe76Scherry return result;
243ba7cbe76Scherry }
244ba7cbe76Scherry
245ba7cbe76Scherry /*
246ba7cbe76Scherry * Convert virtual address to physical.
247ba7cbe76Scherry */
248833b1484Skiyohara static __inline uint64_t
ia64_tpa(uint64_t va)249833b1484Skiyohara ia64_tpa(uint64_t va)
250ba7cbe76Scherry {
251833b1484Skiyohara uint64_t result;
252ba7cbe76Scherry __asm __volatile("tpa %0=%1" : "=r" (result) : "r" (va));
253ba7cbe76Scherry return result;
254ba7cbe76Scherry }
255ba7cbe76Scherry
256ba7cbe76Scherry /*
257ba7cbe76Scherry * Generate a ptc.e instruction.
258ba7cbe76Scherry */
259ba7cbe76Scherry static __inline void
ia64_ptc_e(uint64_t v)260833b1484Skiyohara ia64_ptc_e(uint64_t v)
261ba7cbe76Scherry {
262544d77a7Sscole __asm __volatile("ptc.e %0;; srlz.i;;" :: "r"(v));
263ba7cbe76Scherry }
264ba7cbe76Scherry
265ba7cbe76Scherry /*
266ba7cbe76Scherry * Generate a ptc.g instruction.
267ba7cbe76Scherry */
268ba7cbe76Scherry static __inline void
ia64_ptc_g(uint64_t va,uint64_t log2size)269833b1484Skiyohara ia64_ptc_g(uint64_t va, uint64_t log2size)
270ba7cbe76Scherry {
271544d77a7Sscole __asm __volatile("ptc.g %0,%1;;" :: "r"(va), "r"(log2size));
272ba7cbe76Scherry }
273ba7cbe76Scherry
274ba7cbe76Scherry /*
275ba7cbe76Scherry * Generate a ptc.ga instruction.
276ba7cbe76Scherry */
277ba7cbe76Scherry static __inline void
ia64_ptc_ga(uint64_t va,uint64_t log2size)278833b1484Skiyohara ia64_ptc_ga(uint64_t va, uint64_t log2size)
279ba7cbe76Scherry {
280544d77a7Sscole __asm __volatile("ptc.ga %0,%1;;" :: "r"(va), "r"(log2size));
281ba7cbe76Scherry }
282ba7cbe76Scherry
283ba7cbe76Scherry /*
284ba7cbe76Scherry * Generate a ptc.l instruction.
285ba7cbe76Scherry */
286ba7cbe76Scherry static __inline void
ia64_ptc_l(uint64_t va,uint64_t log2size)287833b1484Skiyohara ia64_ptc_l(uint64_t va, uint64_t log2size)
288ba7cbe76Scherry {
289544d77a7Sscole __asm __volatile("ptc.l %0,%1;; srlz.i;;" :: "r"(va), "r"(log2size));
290544d77a7Sscole }
291544d77a7Sscole
292544d77a7Sscole /*
293544d77a7Sscole * Invalidate the ALAT on the local processor.
294544d77a7Sscole */
295544d77a7Sscole static __inline void
ia64_invala(void)296544d77a7Sscole ia64_invala(void)
297544d77a7Sscole {
298544d77a7Sscole __asm __volatile("invala;;");
299544d77a7Sscole }
300544d77a7Sscole
301544d77a7Sscole /*
302544d77a7Sscole * Unordered memory load.
303544d77a7Sscole */
304544d77a7Sscole
305544d77a7Sscole static __inline uint8_t
ia64_ld1(uint8_t * p)306544d77a7Sscole ia64_ld1(uint8_t *p)
307544d77a7Sscole {
308544d77a7Sscole uint8_t v;
309544d77a7Sscole
310544d77a7Sscole __asm __volatile("ld1 %0=[%1];;" : "=r"(v) : "r"(p));
311544d77a7Sscole return (v);
312544d77a7Sscole }
313544d77a7Sscole
314544d77a7Sscole static __inline uint16_t
ia64_ld2(uint16_t * p)315544d77a7Sscole ia64_ld2(uint16_t *p)
316544d77a7Sscole {
317544d77a7Sscole uint16_t v;
318544d77a7Sscole
319544d77a7Sscole __asm __volatile("ld2 %0=[%1];;" : "=r"(v) : "r"(p));
320544d77a7Sscole return (v);
321544d77a7Sscole }
322544d77a7Sscole
323544d77a7Sscole static __inline uint32_t
ia64_ld4(uint32_t * p)324544d77a7Sscole ia64_ld4(uint32_t *p)
325544d77a7Sscole {
326544d77a7Sscole uint32_t v;
327544d77a7Sscole
328544d77a7Sscole __asm __volatile("ld4 %0=[%1];;" : "=r"(v) : "r"(p));
329544d77a7Sscole return (v);
330544d77a7Sscole }
331544d77a7Sscole
332544d77a7Sscole static __inline uint64_t
ia64_ld8(uint64_t * p)333544d77a7Sscole ia64_ld8(uint64_t *p)
334544d77a7Sscole {
335544d77a7Sscole uint64_t v;
336544d77a7Sscole
337544d77a7Sscole __asm __volatile("ld8 %0=[%1];;" : "=r"(v) : "r"(p));
338544d77a7Sscole return (v);
339544d77a7Sscole }
340544d77a7Sscole
341544d77a7Sscole /*
342544d77a7Sscole * Unordered memory store.
343544d77a7Sscole */
344544d77a7Sscole
345544d77a7Sscole static __inline void
ia64_st1(uint8_t * p,uint8_t v)346544d77a7Sscole ia64_st1(uint8_t *p, uint8_t v)
347544d77a7Sscole {
348544d77a7Sscole __asm __volatile("st1 [%0]=%1;;" :: "r"(p), "r"(v));
349544d77a7Sscole }
350544d77a7Sscole
351544d77a7Sscole static __inline void
ia64_st2(uint16_t * p,uint16_t v)352544d77a7Sscole ia64_st2(uint16_t *p, uint16_t v)
353544d77a7Sscole {
354544d77a7Sscole __asm __volatile("st2 [%0]=%1;;" :: "r"(p), "r"(v));
355544d77a7Sscole }
356544d77a7Sscole
357544d77a7Sscole static __inline void
ia64_st4(uint32_t * p,uint32_t v)358544d77a7Sscole ia64_st4(uint32_t *p, uint32_t v)
359544d77a7Sscole {
360544d77a7Sscole __asm __volatile("st4 [%0]=%1;;" :: "r"(p), "r"(v));
361544d77a7Sscole }
362544d77a7Sscole
363544d77a7Sscole static __inline void
ia64_st8(uint64_t * p,uint64_t v)364544d77a7Sscole ia64_st8(uint64_t *p, uint64_t v)
365544d77a7Sscole {
366544d77a7Sscole __asm __volatile("st8 [%0]=%1;;" :: "r"(p), "r"(v));
367ba7cbe76Scherry }
368ba7cbe76Scherry
369ba7cbe76Scherry /*
370ba7cbe76Scherry * Read the value of psr.
371ba7cbe76Scherry */
372833b1484Skiyohara static __inline uint64_t
ia64_get_psr(void)373ba7cbe76Scherry ia64_get_psr(void)
374ba7cbe76Scherry {
375833b1484Skiyohara uint64_t result;
376ba7cbe76Scherry __asm __volatile("mov %0=psr;;" : "=r" (result));
377ba7cbe76Scherry return result;
378ba7cbe76Scherry }
379ba7cbe76Scherry
380ba7cbe76Scherry /*
381ba7cbe76Scherry * Define accessors for application registers.
382ba7cbe76Scherry */
383ba7cbe76Scherry
384ba7cbe76Scherry #define IA64_AR(name) \
385ba7cbe76Scherry \
386833b1484Skiyohara static __inline uint64_t \
387ba7cbe76Scherry ia64_get_##name(void) \
388ba7cbe76Scherry { \
389833b1484Skiyohara uint64_t result; \
390ba7cbe76Scherry __asm __volatile("mov %0=ar." #name : "=r" (result)); \
391ba7cbe76Scherry return result; \
392ba7cbe76Scherry } \
393ba7cbe76Scherry \
394ba7cbe76Scherry static __inline void \
395833b1484Skiyohara ia64_set_##name(uint64_t v) \
396ba7cbe76Scherry { \
397ba7cbe76Scherry __asm __volatile("mov ar." #name "=%0;;" :: "r" (v)); \
398ba7cbe76Scherry }
399ba7cbe76Scherry
400ba7cbe76Scherry IA64_AR(k0)
IA64_AR(k1)401ba7cbe76Scherry IA64_AR(k1)
402ba7cbe76Scherry IA64_AR(k2)
403ba7cbe76Scherry IA64_AR(k3)
404ba7cbe76Scherry IA64_AR(k4)
405ba7cbe76Scherry IA64_AR(k5)
406ba7cbe76Scherry IA64_AR(k6)
407ba7cbe76Scherry IA64_AR(k7)
408ba7cbe76Scherry
409ba7cbe76Scherry IA64_AR(rsc)
410ba7cbe76Scherry IA64_AR(bsp)
411ba7cbe76Scherry IA64_AR(bspstore)
412ba7cbe76Scherry IA64_AR(rnat)
413ba7cbe76Scherry
414ba7cbe76Scherry IA64_AR(fcr)
415ba7cbe76Scherry
416ba7cbe76Scherry IA64_AR(eflag)
417ba7cbe76Scherry IA64_AR(csd)
418ba7cbe76Scherry IA64_AR(ssd)
419ba7cbe76Scherry IA64_AR(cflg)
420ba7cbe76Scherry IA64_AR(fsr)
421ba7cbe76Scherry IA64_AR(fir)
422ba7cbe76Scherry IA64_AR(fdr)
423ba7cbe76Scherry
424ba7cbe76Scherry IA64_AR(ccv)
425ba7cbe76Scherry
426ba7cbe76Scherry IA64_AR(unat)
427ba7cbe76Scherry
428ba7cbe76Scherry IA64_AR(fpsr)
429ba7cbe76Scherry
430ba7cbe76Scherry IA64_AR(itc)
431ba7cbe76Scherry
432ba7cbe76Scherry IA64_AR(pfs)
433ba7cbe76Scherry IA64_AR(lc)
434ba7cbe76Scherry IA64_AR(ec)
435ba7cbe76Scherry
436ba7cbe76Scherry /*
437ba7cbe76Scherry * Define accessors for control registers.
438ba7cbe76Scherry */
439ba7cbe76Scherry
440ba7cbe76Scherry #define IA64_CR(name) \
441ba7cbe76Scherry \
442833b1484Skiyohara static __inline uint64_t \
443ba7cbe76Scherry ia64_get_##name(void) \
444ba7cbe76Scherry { \
445833b1484Skiyohara uint64_t result; \
446ba7cbe76Scherry __asm __volatile("mov %0=cr." #name : "=r" (result)); \
447ba7cbe76Scherry return result; \
448ba7cbe76Scherry } \
449ba7cbe76Scherry \
450ba7cbe76Scherry static __inline void \
451833b1484Skiyohara ia64_set_##name(uint64_t v) \
452ba7cbe76Scherry { \
453ba7cbe76Scherry __asm __volatile("mov cr." #name "=%0;;" :: "r" (v)); \
454ba7cbe76Scherry }
455ba7cbe76Scherry
456ba7cbe76Scherry IA64_CR(dcr)
457ba7cbe76Scherry IA64_CR(itm)
458ba7cbe76Scherry IA64_CR(iva)
459ba7cbe76Scherry
460ba7cbe76Scherry IA64_CR(pta)
461ba7cbe76Scherry
462ba7cbe76Scherry IA64_CR(ipsr)
463ba7cbe76Scherry IA64_CR(isr)
464ba7cbe76Scherry
465ba7cbe76Scherry IA64_CR(iip)
466ba7cbe76Scherry IA64_CR(ifa)
467ba7cbe76Scherry IA64_CR(itir)
468ba7cbe76Scherry IA64_CR(iipa)
469ba7cbe76Scherry IA64_CR(ifs)
470ba7cbe76Scherry IA64_CR(iim)
471ba7cbe76Scherry IA64_CR(iha)
472ba7cbe76Scherry
473ba7cbe76Scherry IA64_CR(lid)
474ba7cbe76Scherry IA64_CR(ivr)
475ba7cbe76Scherry IA64_CR(tpr)
476ba7cbe76Scherry IA64_CR(eoi)
477ba7cbe76Scherry IA64_CR(irr0)
478ba7cbe76Scherry IA64_CR(irr1)
479ba7cbe76Scherry IA64_CR(irr2)
480ba7cbe76Scherry IA64_CR(irr3)
481ba7cbe76Scherry IA64_CR(itv)
482ba7cbe76Scherry IA64_CR(pmv)
483ba7cbe76Scherry IA64_CR(cmcv)
484ba7cbe76Scherry
485ba7cbe76Scherry IA64_CR(lrr0)
486ba7cbe76Scherry IA64_CR(lrr1)
487ba7cbe76Scherry
488ba7cbe76Scherry /*
489ba7cbe76Scherry * Write a region register.
490ba7cbe76Scherry */
491ba7cbe76Scherry static __inline void
492833b1484Skiyohara ia64_set_rr(uint64_t rrbase, uint64_t v)
493ba7cbe76Scherry {
494544d77a7Sscole __asm __volatile("mov rr[%0]=%1"
495ba7cbe76Scherry :: "r"(rrbase), "r"(v) : "memory");
496ba7cbe76Scherry }
497ba7cbe76Scherry
498ba7cbe76Scherry /*
499ba7cbe76Scherry * Read a CPUID register.
500ba7cbe76Scherry */
501833b1484Skiyohara static __inline uint64_t
ia64_get_cpuid(int i)502ba7cbe76Scherry ia64_get_cpuid(int i)
503ba7cbe76Scherry {
504833b1484Skiyohara uint64_t result;
505ba7cbe76Scherry __asm __volatile("mov %0=cpuid[%1]"
506ba7cbe76Scherry : "=r" (result) : "r"(i));
507ba7cbe76Scherry return result;
508ba7cbe76Scherry }
509ba7cbe76Scherry
510ba7cbe76Scherry static __inline void
ia64_disable_highfp(void)511ba7cbe76Scherry ia64_disable_highfp(void)
512ba7cbe76Scherry {
513ba7cbe76Scherry __asm __volatile("ssm psr.dfh;; srlz.d");
514ba7cbe76Scherry }
515ba7cbe76Scherry
516ba7cbe76Scherry static __inline void
ia64_enable_highfp(void)517ba7cbe76Scherry ia64_enable_highfp(void)
518ba7cbe76Scherry {
519ba7cbe76Scherry __asm __volatile("rsm psr.dfh;; srlz.d");
520ba7cbe76Scherry }
521ba7cbe76Scherry
522544d77a7Sscole /*
523544d77a7Sscole * Avoid inline functions for the following so that they still work
524544d77a7Sscole * correctly when inlining is not enabled (e.g. -O0). Function calls
525544d77a7Sscole * need data serialization after setting psr, which results in a
526544d77a7Sscole * hazard.
527544d77a7Sscole */
528544d77a7Sscole #define ia64_srlz_d() __asm __volatile("srlz.d")
529544d77a7Sscole #define ia64_srlz_i() __asm __volatile("srlz.i;;")
530833b1484Skiyohara
531ba7cbe76Scherry #endif /* !_LOCORE */
532ba7cbe76Scherry
533ba7cbe76Scherry #endif /* _MACHINE_IA64_CPU_H_ */
534ba7cbe76Scherry
535