1*32cded6cSdholland /* $NetBSD: psl.h,v 1.9 2018/02/08 09:05:18 dholland Exp $ */ 2f4f0d8a3Sfredette 3f4f0d8a3Sfredette /* $OpenBSD: psl.h,v 1.6 1999/11/25 18:29:01 mickey Exp $ */ 4f4f0d8a3Sfredette 5f4f0d8a3Sfredette /* 632381fa0Ssnj * Copyright (c) 1999-2004 Michael Shalayeff 7f4f0d8a3Sfredette * All rights reserved. 8f4f0d8a3Sfredette * 9f4f0d8a3Sfredette * Redistribution and use in source and binary forms, with or without 10f4f0d8a3Sfredette * modification, are permitted provided that the following conditions 11f4f0d8a3Sfredette * are met: 12f4f0d8a3Sfredette * 1. Redistributions of source code must retain the above copyright 13f4f0d8a3Sfredette * notice, this list of conditions and the following disclaimer. 14f4f0d8a3Sfredette * 2. Redistributions in binary form must reproduce the above copyright 15f4f0d8a3Sfredette * notice, this list of conditions and the following disclaimer in the 16f4f0d8a3Sfredette * documentation and/or other materials provided with the distribution. 17f4f0d8a3Sfredette * 18f4f0d8a3Sfredette * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 19f4f0d8a3Sfredette * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 20f4f0d8a3Sfredette * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 21f4f0d8a3Sfredette * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT, 22f4f0d8a3Sfredette * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 23f4f0d8a3Sfredette * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 24f4f0d8a3Sfredette * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25f4f0d8a3Sfredette * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 26f4f0d8a3Sfredette * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING 27f4f0d8a3Sfredette * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 28f4f0d8a3Sfredette * THE POSSIBILITY OF SUCH DAMAGE. 29f4f0d8a3Sfredette */ 30f4f0d8a3Sfredette 31f4f0d8a3Sfredette #ifndef _HPPA_PSL_H_ 32f4f0d8a3Sfredette #define _HPPA_PSL_H_ 33f4f0d8a3Sfredette 34f4f0d8a3Sfredette /* 358516d557Sskrll * Reference: 36f4f0d8a3Sfredette * 1. PA-RISC 1.1 Architecture and Instruction Set Manual 37f4f0d8a3Sfredette * Hewlett Packard, 3rd Edition, February 1994; Part Number 09740-90039 38f4f0d8a3Sfredette */ 39f4f0d8a3Sfredette 40f4f0d8a3Sfredette /* 41f4f0d8a3Sfredette * Processor Status Word Bit Positions (in PA-RISC bit order) 42f4f0d8a3Sfredette */ 43f4f0d8a3Sfredette #define PSW_Y_POS (0) 44f4f0d8a3Sfredette #define PSW_Z_POS (1) 45f4f0d8a3Sfredette #define PSW_SS_POS (3) /* Reserved, Software-defined */ 46954a1f6cSskrll #define PSW_W_POS (4) 47f4f0d8a3Sfredette #define PSW_E_POS (5) 48f4f0d8a3Sfredette #define PSW_S_POS (6) 49f4f0d8a3Sfredette #define PSW_T_POS (7) 50f4f0d8a3Sfredette #define PSW_H_POS (8) 51f4f0d8a3Sfredette #define PSW_L_POS (9) 52f4f0d8a3Sfredette #define PSW_N_POS (10) 53f4f0d8a3Sfredette #define PSW_X_POS (11) 54f4f0d8a3Sfredette #define PSW_B_POS (12) 55f4f0d8a3Sfredette #define PSW_C_POS (13) 56f4f0d8a3Sfredette #define PSW_V_POS (14) 57f4f0d8a3Sfredette #define PSW_M_POS (15) 58f4f0d8a3Sfredette #define PSW_CB_POS (16) 59954a1f6cSskrll #define PSW_O_POS (24) 60f4f0d8a3Sfredette #define PSW_G_POS (25) 61f4f0d8a3Sfredette #define PSW_F_POS (26) 62f4f0d8a3Sfredette #define PSW_R_POS (27) 63f4f0d8a3Sfredette #define PSW_Q_POS (28) 64f4f0d8a3Sfredette #define PSW_P_POS (29) 65f4f0d8a3Sfredette #define PSW_D_POS (30) 66f4f0d8a3Sfredette #define PSW_I_POS (31) 67f4f0d8a3Sfredette 68954a1f6cSskrll #define PSW_BITS "\020\001I\002D\003P\004Q\005R\006F\007G\010O" \ 69f4f0d8a3Sfredette "\021M\022V\023C\024B\025X\026N\027L\030H" \ 70954a1f6cSskrll "\031T\032S\033E\034W\037Z\040Y" 71f4f0d8a3Sfredette 72f4f0d8a3Sfredette /* 73f4f0d8a3Sfredette * Processor Status Word Bit Values 74f4f0d8a3Sfredette */ 75f4f0d8a3Sfredette #define PSW_Y (1 << (31-PSW_Y_POS)) /* Data Debug Trap Disable */ 76f4f0d8a3Sfredette #define PSW_Z (1 << (31-PSW_Z_POS)) /* Instruction Debug Trap Disable */ 77f4f0d8a3Sfredette #define PSW_SS (1 << (31-PSW_SS_POS)) /* Reserved; Software Single-Step */ 78954a1f6cSskrll #define PSW_W (1 << (31-PSW_W_POS)) /* 64bit address decode enable */ 79f4f0d8a3Sfredette #define PSW_E (1 << (31-PSW_E_POS)) /* Little Endian Memory Access Enable */ 80f4f0d8a3Sfredette #define PSW_S (1 << (31-PSW_S_POS)) /* Secure Interval Timer */ 81f4f0d8a3Sfredette #define PSW_T (1 << (31-PSW_T_POS)) /* Taken Branch Trap Enable */ 82f4f0d8a3Sfredette #define PSW_H (1 << (31-PSW_H_POS)) /* Higher-privilege Transfer Trap Enable */ 83f4f0d8a3Sfredette #define PSW_L (1 << (31-PSW_L_POS)) /* Lower-privilege Transfer Trap Enable */ 84f4f0d8a3Sfredette #define PSW_N (1 << (31-PSW_N_POS)) /* Nullify */ 85f4f0d8a3Sfredette #define PSW_X (1 << (31-PSW_X_POS)) /* Data Memory Break Disable */ 86f4f0d8a3Sfredette #define PSW_B (1 << (31-PSW_B_POS)) /* Taken Branch */ 87f4f0d8a3Sfredette #define PSW_C (1 << (31-PSW_C_POS)) /* Instruction Address Translation Enable */ 88f4f0d8a3Sfredette #define PSW_V (1 << (31-PSW_V_POS)) /* Divide Step Correction */ 89f4f0d8a3Sfredette #define PSW_M (1 << (31-PSW_M_POS)) /* High-priority Machine Check Mask */ 90f4f0d8a3Sfredette #define PSW_CB (1 << (31-PSW_CB_POS)) /* Carry/Borrow Bits */ 91954a1f6cSskrll #define PSW_O (1 << (31-PSW_O_POS)) /* Force strong ordering (2.0) */ 92f4f0d8a3Sfredette #define PSW_G (1 << (31-PSW_G_POS)) /* Debug Trap Enable */ 93*32cded6cSdholland #define PSW_F (1 << (31-PSW_F_POS)) /* Performance Monitor Interrupt Unmask */ 94f4f0d8a3Sfredette #define PSW_R (1 << (31-PSW_R_POS)) /* Recover Counter Enable */ 95f4f0d8a3Sfredette #define PSW_Q (1 << (31-PSW_Q_POS)) /* Interrupt State Collection Enable */ 96f4f0d8a3Sfredette #define PSW_P (1 << (31-PSW_P_POS)) /* Protection Identifier Validation Enable */ 97cc0b8879Schs #define PSW_D (1 << (31-PSW_D_POS)) /* Data Address Translation Enable */ 98f4f0d8a3Sfredette #define PSW_I (1 << (31-PSW_I_POS)) /* External Interrupt, Power Failure 99f4f0d8a3Sfredette Interrupt, and Low-Priority Machine 100f4f0d8a3Sfredette Check Interrupt unmask */ 101f4f0d8a3Sfredette 102f4f0d8a3Sfredette /* 103f4f0d8a3Sfredette * Frequently Used PSW Values 104f4f0d8a3Sfredette */ 105f4f0d8a3Sfredette #define RESET_PSW (PSW_R | PSW_Q | PSW_P | PSW_D | PSW_I) 1060d86a5cdSchs #define PSW_MBS (PSW_C | PSW_Q | PSW_P | PSW_D | PSW_I) 1070d86a5cdSchs #define PSW_MBZ (PSW_Y | PSW_Z | PSW_S | PSW_X | PSW_M | PSW_R) 108f4f0d8a3Sfredette 109f4f0d8a3Sfredette #endif /* _HPPA_PSL_H_ */ 110