1*5a4e5babSskrll /* $NetBSD: frame.h,v 1.12 2011/01/22 19:35:48 skrll Exp $ */ 2f4f0d8a3Sfredette 3f4f0d8a3Sfredette /* $OpenBSD: frame.h,v 1.11 1999/11/25 18:28:06 mickey Exp $ */ 4f4f0d8a3Sfredette 5f4f0d8a3Sfredette /* 632381fa0Ssnj * Copyright (c) 1999-2004 Michael Shalayeff 7f4f0d8a3Sfredette * All rights reserved. 8f4f0d8a3Sfredette * 9f4f0d8a3Sfredette * Redistribution and use in source and binary forms, with or without 10f4f0d8a3Sfredette * modification, are permitted provided that the following conditions 11f4f0d8a3Sfredette * are met: 12f4f0d8a3Sfredette * 1. Redistributions of source code must retain the above copyright 13f4f0d8a3Sfredette * notice, this list of conditions and the following disclaimer. 14f4f0d8a3Sfredette * 2. Redistributions in binary form must reproduce the above copyright 15f4f0d8a3Sfredette * notice, this list of conditions and the following disclaimer in the 16f4f0d8a3Sfredette * documentation and/or other materials provided with the distribution. 17f4f0d8a3Sfredette * 18f4f0d8a3Sfredette * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 19f4f0d8a3Sfredette * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 20f4f0d8a3Sfredette * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 21f4f0d8a3Sfredette * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT, 22f4f0d8a3Sfredette * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 23f4f0d8a3Sfredette * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 24f4f0d8a3Sfredette * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25f4f0d8a3Sfredette * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 26f4f0d8a3Sfredette * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING 27f4f0d8a3Sfredette * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 28f4f0d8a3Sfredette * THE POSSIBILITY OF SUCH DAMAGE. 29f4f0d8a3Sfredette */ 30f4f0d8a3Sfredette 31f4f0d8a3Sfredette 32f4f0d8a3Sfredette #ifndef _HPPA_FRAME_H_ 33f4f0d8a3Sfredette #define _HPPA_FRAME_H_ 34f4f0d8a3Sfredette 35f4f0d8a3Sfredette /* 36f4f0d8a3Sfredette * Call frame definitions 37f4f0d8a3Sfredette */ 38f4f0d8a3Sfredette #define HPPA_FRAME_NARGS (12) 39f4f0d8a3Sfredette #define HPPA_FRAME_MAXARGS (HPPA_FRAME_NARGS * 4) 40f4f0d8a3Sfredette #define HPPA_FRAME_ARG(n) (-(32 + 4*((n) + 1))) 41f4f0d8a3Sfredette #define HPPA_FRAME_CARG(n,sp) ((register_t *)((sp) + HPPA_FRAME_ARG(n))) 42f4f0d8a3Sfredette #define HPPA_FRAME_SIZE (64) 43f4f0d8a3Sfredette #define HPPA_FRAME_PSP (-4) 44f4f0d8a3Sfredette #define HPPA_FRAME_EP (-8) 45f4f0d8a3Sfredette #define HPPA_FRAME_CLUP (-12) 46f4f0d8a3Sfredette #define HPPA_FRAME_SL (-16) 47f4f0d8a3Sfredette #define HPPA_FRAME_CRP (-20) 48f4f0d8a3Sfredette #define HPPA_FRAME_ERP (-24) 49f4f0d8a3Sfredette #define HPPA_FRAME_ESR4 (-28) 50f4f0d8a3Sfredette #define HPPA_FRAME_EDP (-32) 510d86a5cdSchs #define HPPA_FRAME_ROUND(x) \ 520361d1feSskrll ((((uintptr_t)x) + HPPA_FRAME_SIZE - 1) & ~(HPPA_FRAME_SIZE - 1)) 53f4f0d8a3Sfredette 54f4f0d8a3Sfredette /* 55f4f0d8a3Sfredette * Macros to decode processor status word. 56f4f0d8a3Sfredette */ 57f4f0d8a3Sfredette #define HPPA_PC_PRIV_MASK 3 58f4f0d8a3Sfredette #define HPPA_PC_PRIV_KERN 0 59f4f0d8a3Sfredette #define HPPA_PC_PRIV_USER 3 60f4f0d8a3Sfredette #define USERMODE(pc) ((((register_t)pc) & HPPA_PC_PRIV_MASK) != HPPA_PC_PRIV_KERN) 61f4f0d8a3Sfredette #define KERNMODE(pc) (((register_t)pc) & ~HPPA_PC_PRIV_MASK) 62f4f0d8a3Sfredette 630d86a5cdSchs #ifndef __ASSEMBLER__ 64f4f0d8a3Sfredette /* 65f4f0d8a3Sfredette * the trapframe is divided into two parts: 66f4f0d8a3Sfredette * one is saved while we are in the physical mode (beginning of the trap), 67f4f0d8a3Sfredette * and should be kept as small as possible, since all the interrupts will 68f4f0d8a3Sfredette * be lost during this phase, also it must be 64-bytes aligned, per 69caacd2c4Sskrll * pa-risc stack conventions, and its dependencies in the code (; 70f4f0d8a3Sfredette * the other part is filled out when we are already in the virtual mode, 71f4f0d8a3Sfredette * are able to catch interrupts (they are kept pending) and perform 72f4f0d8a3Sfredette * other trap activities (like tlb misses). 73f4f0d8a3Sfredette */ 74f4f0d8a3Sfredette struct trapframe { 75f4f0d8a3Sfredette /* the `physical' part of the trapframe */ 76f4f0d8a3Sfredette u_int tf_t1; /* r22 */ 77f4f0d8a3Sfredette u_int tf_t2; /* r21 */ 78f4f0d8a3Sfredette u_int tf_sp; /* r30 */ 79f4f0d8a3Sfredette u_int tf_t3; /* r20 */ 80f4f0d8a3Sfredette u_int tf_iisq_head; /* cr17 */ 81f4f0d8a3Sfredette u_int tf_iisq_tail; 82f4f0d8a3Sfredette u_int tf_iioq_head; /* cr18 */ 83f4f0d8a3Sfredette u_int tf_iioq_tail; 84f4f0d8a3Sfredette u_int tf_eiem; /* cr15 */ 85f4f0d8a3Sfredette u_int tf_ipsw; /* cr22 */ 86f4f0d8a3Sfredette u_int tf_sr3; 87f4f0d8a3Sfredette u_int tf_pidr1; /* cr8 */ 88f4f0d8a3Sfredette u_int tf_isr; /* cr20 */ 89f4f0d8a3Sfredette u_int tf_ior; /* cr21 */ 90f4f0d8a3Sfredette u_int tf_iir; /* cr19 */ 91f4f0d8a3Sfredette u_int tf_flags; 92f4f0d8a3Sfredette 93f4f0d8a3Sfredette /* here starts the `virtual' part */ 94f4f0d8a3Sfredette u_int tf_sar; /* cr11 */ 95f4f0d8a3Sfredette u_int tf_r1; 96f4f0d8a3Sfredette u_int tf_rp; /* r2 */ 97f4f0d8a3Sfredette u_int tf_r3; /* frame pointer when -g */ 98f4f0d8a3Sfredette u_int tf_r4; 99f4f0d8a3Sfredette u_int tf_r5; 100f4f0d8a3Sfredette u_int tf_r6; 101f4f0d8a3Sfredette u_int tf_r7; 102f4f0d8a3Sfredette u_int tf_r8; 103f4f0d8a3Sfredette u_int tf_r9; 104f4f0d8a3Sfredette u_int tf_r10; 105f4f0d8a3Sfredette u_int tf_r11; 106f4f0d8a3Sfredette u_int tf_r12; 107f4f0d8a3Sfredette u_int tf_r13; 108f4f0d8a3Sfredette u_int tf_r14; 109f4f0d8a3Sfredette u_int tf_r15; 110f4f0d8a3Sfredette u_int tf_r16; 111f4f0d8a3Sfredette u_int tf_r17; 112f4f0d8a3Sfredette u_int tf_r18; 113f4f0d8a3Sfredette u_int tf_t4; /* r19 */ 114f4f0d8a3Sfredette u_int tf_arg3; /* r23 */ 115f4f0d8a3Sfredette u_int tf_arg2; /* r24 */ 116f4f0d8a3Sfredette u_int tf_arg1; /* r25 */ 117f4f0d8a3Sfredette u_int tf_arg0; /* r26 */ 118f4f0d8a3Sfredette u_int tf_dp; /* r27 */ 119f4f0d8a3Sfredette u_int tf_ret0; /* r28 */ 120f4f0d8a3Sfredette u_int tf_ret1; /* r29 */ 121f4f0d8a3Sfredette u_int tf_r31; 122f4f0d8a3Sfredette u_int tf_sr0; 123f4f0d8a3Sfredette u_int tf_sr1; 124f4f0d8a3Sfredette u_int tf_sr2; 125f4f0d8a3Sfredette u_int tf_sr4; 126f4f0d8a3Sfredette u_int tf_sr5; 127f4f0d8a3Sfredette u_int tf_sr6; 128f4f0d8a3Sfredette u_int tf_sr7; 129f4f0d8a3Sfredette u_int tf_pidr2; /* cr9 */ 130f4f0d8a3Sfredette u_int tf_pidr3; /* cr12 */ 131f4f0d8a3Sfredette u_int tf_pidr4; /* cr13 */ 132f4f0d8a3Sfredette u_int tf_rctr; /* cr0 */ 133f4f0d8a3Sfredette u_int tf_ccr; /* cr10 */ 134f4f0d8a3Sfredette u_int tf_eirr; /* cr23 - DDB */ 135*5a4e5babSskrll u_int tf_cr24; /* cr24 - DDB */ 136f4f0d8a3Sfredette u_int tf_vtop; /* cr25 - DDB */ 137*5a4e5babSskrll u_int tf_cr27; /* - DDB */ 138f4f0d8a3Sfredette u_int tf_cr28; /* - DDB */ 139afd97f35Sskrll u_int tf_cr30; /* fpregs */ 140f4f0d8a3Sfredette 141*5a4e5babSskrll u_int tf_pad[2]; /* pad to 256 bytes */ 142f4f0d8a3Sfredette }; 1430d86a5cdSchs 1440d86a5cdSchs #endif /* !__ASSEMBLER__ */ 145f4f0d8a3Sfredette 146f4f0d8a3Sfredette #endif /* !_HPPA_FRAME_H_ */ 147