1*2244e8eeSkamil /* $NetBSD: cdmacreg.h,v 1.2 2019/04/11 14:38:05 kamil Exp $ */ 2e388b581Sfreza 3e388b581Sfreza /* 4e388b581Sfreza * Copyright (c) 2006 Jachym Holecek 5e388b581Sfreza * All rights reserved. 6e388b581Sfreza * 7e388b581Sfreza * Written for DFC Design, s.r.o. 8e388b581Sfreza * 9e388b581Sfreza * Redistribution and use in source and binary forms, with or without 10e388b581Sfreza * modification, are permitted provided that the following conditions 11e388b581Sfreza * are met: 12e388b581Sfreza * 13e388b581Sfreza * 1. Redistributions of source code must retain the above copyright 14e388b581Sfreza * notice, this list of conditions and the following disclaimer. 15e388b581Sfreza * 16e388b581Sfreza * 2. Redistributions in binary form must reproduce the above copyright 17e388b581Sfreza * notice, this list of conditions and the following disclaimer in the 18e388b581Sfreza * documentation and/or other materials provided with the distribution. 19e388b581Sfreza * 20e388b581Sfreza * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 21e388b581Sfreza * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 22e388b581Sfreza * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 23e388b581Sfreza * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 24e388b581Sfreza * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 25e388b581Sfreza * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 26e388b581Sfreza * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 27e388b581Sfreza * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 28e388b581Sfreza * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 29e388b581Sfreza * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 30e388b581Sfreza */ 31e388b581Sfreza 32e388b581Sfreza #include <sys/cdefs.h> 33e388b581Sfreza 34e388b581Sfreza #ifndef _VIRTEX_DEV_CDMACREG_H_ 35e388b581Sfreza #define _VIRTEX_DEV_CDMACREG_H_ 36e388b581Sfreza 37e388b581Sfreza /* 38e388b581Sfreza * CDMAC registers and data structures. Keep the names fully qualified, users 39e388b581Sfreza * need at least CDMAC_STAT bits to manipulate descriptor queues. The offsets 40e388b581Sfreza * are multiplied by four compared to Xilinx documentation -- so don't get 41e388b581Sfreza * confused, bus space will deal. 42e388b581Sfreza * 43e388b581Sfreza * The number of channels and interrupt wiring differs per design. 44e388b581Sfreza */ 45e388b581Sfreza 46e388b581Sfreza /* Status and control register block sizes. */ 47e388b581Sfreza #define CDMAC_CTRL_SIZE 0x0c 48e388b581Sfreza #define CDMAC_STAT_SIZE 0x04 49e388b581Sfreza 50e388b581Sfreza /* Status and control register offsets per channel. */ 51e388b581Sfreza #define CDMAC_STAT_BASE(n) (0x80 + (n) * 0x04) 52e388b581Sfreza #define CDMAC_CTRL_BASE(n) (0x00 + (n) * 0x10) 53e388b581Sfreza 54e388b581Sfreza /* Individual engine control registers. */ 55e388b581Sfreza #define CDMAC_NEXT 0x0000 /* Next descriptor pointer, 56e388b581Sfreza * 32B aligned, 0x0 = stop */ 57e388b581Sfreza #define CDMAC_CURADDR 0x0004 /* Address being transferred */ 58e388b581Sfreza #define CDMAC_CURSIZE 0x0008 /* Remaining length */ 59e388b581Sfreza #define CDMAC_CURDESC 0x000c /* Current descriptor pointer */ 60e388b581Sfreza 61e388b581Sfreza #define CDMAC_CURSIZE_MASK 0x00ffffff 62e388b581Sfreza 63e388b581Sfreza /* Engine status reg bits. */ 64e388b581Sfreza #define CDMAC_STAT_ERROR 0x80000000 /* EINVAL -> halt, interrupt */ 65e388b581Sfreza #define CDMAC_STAT_INTR 0x40000000 /* Interrupt on end of descr */ 66e388b581Sfreza #define CDMAC_STAT_STOP 0x20000000 /* Stop on end of descr */ 67e388b581Sfreza #define CDMAC_STAT_DONE 0x10000000 /* Descriptor done */ 68e388b581Sfreza #define CDMAC_STAT_SOP 0x08000000 /* Start of packet */ 69e388b581Sfreza #define CDMAC_STAT_EOP 0x04000000 /* End of packet */ 70e388b581Sfreza #define CDMAC_STAT_BUSY 0x02000000 /* Engine busy */ 71e388b581Sfreza #define CDMAC_STAT_RESET 0x01000000 /* Channel reset */ 72e388b581Sfreza 73e388b581Sfreza #ifdef notdef 74e388b581Sfreza /* 75e388b581Sfreza * DMA engine timers, 8bit. Rather useless -- we need "interrupt 76e388b581Sfreza * if transfer stalls for N cycles", not "fire after N cycles". 77e388b581Sfreza * If we ever use this, move definitions to design-specific code 78e388b581Sfreza * like we do with STAT. 79e388b581Sfreza */ 80e388b581Sfreza #define CDMAC_TIMER_TX0 0x00a0 81e388b581Sfreza #define CDMAC_TIMER_RX0 0x00a4 82e388b581Sfreza #define CDMAC_TIMER_TX1 0x00a8 83e388b581Sfreza #define CDMAC_TIMER_RX1 0x00ac 84e388b581Sfreza #endif /* notdef */ 85e388b581Sfreza 86e388b581Sfreza /* Interrupt register (active-high level-sensitive intr). */ 87e388b581Sfreza #define CDMAC_INTR 0x00bc 88e388b581Sfreza 89e388b581Sfreza #define CDMAC_INTR_MIE 0x80000000 /* Master interrupt enable */ 90e388b581Sfreza #define CDMAC_INTR_TX0 0x00000001 /* Descriptor interrupts */ 91e388b581Sfreza #define CDMAC_INTR_RX0 0x00000002 92e388b581Sfreza #define CDMAC_INTR_TX1 0x00000004 93e388b581Sfreza #define CDMAC_INTR_RX1 0x00000008 94e388b581Sfreza #define CDMAC_TIMO_TX0 0x01000000 /* Timer interrupts */ 95e388b581Sfreza #define CDMAC_TIMO_RX0 0x02000000 96e388b581Sfreza #define CDMAC_TIMO_TX1 0x04000000 97e388b581Sfreza #define CDMAC_TIMO_RX1 0x08000000 98e388b581Sfreza 99e388b581Sfreza #define CDMAC_CHAN_INTR(n) (1 << (n)) 100e388b581Sfreza 101e388b581Sfreza /* 102e388b581Sfreza * Wire data structure of transfer descriptor (shared for Rx/Tx). 103e388b581Sfreza */ 104e388b581Sfreza struct cdmac_descr { 105e388b581Sfreza uint32_t desc_next; /* Next descriptor */ 106e388b581Sfreza uint32_t desc_addr; /* Payload address */ 107e388b581Sfreza uint32_t desc_size; /* Payload size */ 108e388b581Sfreza 109e388b581Sfreza /* Application defined fields, valid in 1st desc on Tx, last on Rx. */ 110e388b581Sfreza uint32_t desc_user0; /* See below */ 111e388b581Sfreza #define desc_stat desc_user0 112e388b581Sfreza 113e388b581Sfreza uint32_t desc_user1; 114e388b581Sfreza uint32_t desc_user2; 115e388b581Sfreza uint32_t desc_user3; 116e388b581Sfreza uint32_t desc_user4; 117e388b581Sfreza } __aligned(8) __packed; 118e388b581Sfreza 119e388b581Sfreza #define DMAC_STAT_MASK 0xff000000 /* CDMAC portion of desc_user0 */ 120e388b581Sfreza #define DMAC_USER_MASK 0x00ffffff /* User defined part of desc_user0 */ 121e388b581Sfreza 122e388b581Sfreza #endif /*_VIRTEX_DEV_CDMACREG_H_*/ 123