xref: /netbsd-src/sys/arch/cobalt/dev/gt.c (revision 8ff6f65dafc58186614d149001c905dec4c934a2)
1*8ff6f65dSthorpej /*	$NetBSD: gt.c,v 1.35 2023/12/20 06:36:03 thorpej Exp $	*/
24c547143Ssoren 
34c547143Ssoren /*
44c547143Ssoren  * Copyright (c) 2000 Soren S. Jorvang.  All rights reserved.
54c547143Ssoren  *
64c547143Ssoren  * Redistribution and use in source and binary forms, with or without
74c547143Ssoren  * modification, are permitted provided that the following conditions
84c547143Ssoren  * are met:
94c547143Ssoren  * 1. Redistributions of source code must retain the above copyright
104c547143Ssoren  *    notice, this list of conditions, and the following disclaimer.
114c547143Ssoren  * 2. Redistributions in binary form must reproduce the above copyright
124c547143Ssoren  *    notice, this list of conditions and the following disclaimer in the
134c547143Ssoren  *    documentation and/or other materials provided with the distribution.
144c547143Ssoren  *
154c547143Ssoren  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
164c547143Ssoren  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
174c547143Ssoren  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
184c547143Ssoren  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
194c547143Ssoren  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
204c547143Ssoren  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
214c547143Ssoren  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
224c547143Ssoren  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
234c547143Ssoren  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
244c547143Ssoren  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
254c547143Ssoren  * SUCH DAMAGE.
264c547143Ssoren  */
274c547143Ssoren 
28e803bea7Slukem #include <sys/cdefs.h>
29*8ff6f65dSthorpej __KERNEL_RCSID(0, "$NetBSD: gt.c,v 1.35 2023/12/20 06:36:03 thorpej Exp $");
30120ecb16Stsutsui 
31120ecb16Stsutsui #include "opt_pci.h"
32120ecb16Stsutsui #include "pci.h"
33e803bea7Slukem 
344c547143Ssoren #include <sys/param.h>
35f93ad4c3Smatt #include <sys/bus.h>
364c547143Ssoren #include <sys/conf.h>
374c547143Ssoren #include <sys/device.h>
38f93ad4c3Smatt #include <sys/file.h>
39f93ad4c3Smatt #include <sys/intr.h>
40f93ad4c3Smatt #include <sys/ioctl.h>
41f93ad4c3Smatt #include <sys/kernel.h>
42f93ad4c3Smatt #include <sys/proc.h>
43f93ad4c3Smatt #include <sys/select.h>
44f93ad4c3Smatt #include <sys/syslog.h>
45f93ad4c3Smatt #include <sys/systm.h>
46f93ad4c3Smatt #include <sys/tty.h>
47f93ad4c3Smatt #include <sys/uio.h>
484c547143Ssoren 
499f922568Stsutsui #include <machine/autoconf.h>
504c547143Ssoren 
51f66776b1Stsutsui #include <mips/cache.h>
52f66776b1Stsutsui 
534c547143Ssoren #include <dev/pci/pcivar.h>
54120ecb16Stsutsui #ifdef PCI_NETBSD_CONFIGURE
55120ecb16Stsutsui #include <dev/pci/pciconf.h>
56120ecb16Stsutsui #endif
579f922568Stsutsui 
58be86510bSskrll #include <cobalt/dev/gtvar.h>
599f922568Stsutsui #include <cobalt/dev/gtreg.h>
609f922568Stsutsui 
614c547143Ssoren struct gt_softc {
62f5198638Stsutsui 	device_t	sc_dev;
639f922568Stsutsui 
649f922568Stsutsui 	bus_space_tag_t sc_bst;
659f922568Stsutsui 	bus_space_handle_t sc_bsh;
66106c596dStsutsui 	struct cobalt_pci_chipset sc_pc;
674c547143Ssoren };
684c547143Ssoren 
69f5198638Stsutsui static int	gt_match(device_t, cfdata_t, void *);
70f5198638Stsutsui static void	gt_attach(device_t, device_t, void *);
714c547143Ssoren static int	gt_print(void *aux, const char *pnp);
724c547143Ssoren 
739f922568Stsutsui static void	gt_timer_init(struct gt_softc *sc);
7410e0e741Stsutsui #if 0 /* unused */
759f922568Stsutsui static void	gt_timer0_init(void *);
769f922568Stsutsui static long	gt_timer0_read(void *);
7710e0e741Stsutsui #endif
789f922568Stsutsui 
79be86510bSskrll struct mips_bus_space gt_iot;
80be86510bSskrll struct mips_bus_space gt_memt;
81be86510bSskrll 
82f5198638Stsutsui CFATTACH_DECL_NEW(gt, sizeof(struct gt_softc),
83c5e91d44Sthorpej     gt_match, gt_attach, NULL, NULL);
844c547143Ssoren 
85ca8ce3aeSthorpej #define	PCI_IO_START	0x00001000
86ca8ce3aeSthorpej #define	PCI_IO_END	0x01ffffff
87ca8ce3aeSthorpej #define	PCI_IO_SIZE	((PCI_IO_END - PCI_IO_START) + 1)
88ca8ce3aeSthorpej 
89ca8ce3aeSthorpej #define	PCI_MEM_START	0x12000000
90ca8ce3aeSthorpej #define	PCI_MEM_END	0x13ffffff
91ca8ce3aeSthorpej #define	PCI_MEM_SIZE	((PCI_MEM_END - PCI_MEM_START) + 1)
92ca8ce3aeSthorpej 
93ba3a4859Ssoren static int
gt_match(device_t parent,cfdata_t cf,void * aux)94f5198638Stsutsui gt_match(device_t parent, cfdata_t cf, void *aux)
954c547143Ssoren {
96194935a1Stsutsui 
974c547143Ssoren 	return 1;
984c547143Ssoren }
994c547143Ssoren 
1009f922568Stsutsui #define GT_REG_REGION	0x1000
1019f922568Stsutsui 
102ba3a4859Ssoren static void
gt_attach(device_t parent,device_t self,void * aux)103f5198638Stsutsui gt_attach(device_t parent, device_t self, void *aux)
1044c547143Ssoren {
105f5198638Stsutsui 	struct gt_softc *sc = device_private(self);
1069f922568Stsutsui 	struct mainbus_attach_args *ma = aux;
1079f922568Stsutsui #if NPCI > 0
108106c596dStsutsui 	pci_chipset_tag_t pc;
1094c547143Ssoren 	struct pcibus_attach_args pba;
1109f922568Stsutsui #endif
1119f922568Stsutsui 
112f5198638Stsutsui 	sc->sc_dev = self;
1139f922568Stsutsui 	sc->sc_bst = ma->ma_iot;
1149f922568Stsutsui 	if (bus_space_map(sc->sc_bst, ma->ma_addr, GT_REG_REGION,
1159f922568Stsutsui 	    0, &sc->sc_bsh)) {
116f5198638Stsutsui 		aprint_error(": unable to map GT64111 registers\n");
1179f922568Stsutsui 		return;
1189f922568Stsutsui 	}
1194c547143Ssoren 
120f5198638Stsutsui 	aprint_normal("\n");
1214c547143Ssoren 
1229f922568Stsutsui 	gt_timer_init(sc);
1239f922568Stsutsui 
1249f922568Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_PCI_COMMAND,
1259f922568Stsutsui 	    (bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_PCI_COMMAND) &
1269f922568Stsutsui 	    ~PCI_SYNCMODE) | PCI_PCLK_HIGH);
127278498c0Ssoren 
1282dba0c56Stsutsui 	(void)bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_PCI_TIMEOUT_RETRY);
1292dba0c56Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_PCI_TIMEOUT_RETRY,
1302dba0c56Stsutsui 	    0x00 << PCI_RETRYCTR_SHIFT | 0xff << PCI_TIMEOUT1_SHIFT | 0xff);
1312dba0c56Stsutsui 
132be86510bSskrll 	gt_bus_mem_init(&gt_memt, NULL);
133be86510bSskrll 	gt_bus_io_init(&gt_iot, NULL);
134be86510bSskrll 
1354c547143Ssoren #if NPCI > 0
136106c596dStsutsui 	pc = &sc->sc_pc;
137106c596dStsutsui 	pc->pc_bst = sc->sc_bst;
138106c596dStsutsui 	pc->pc_bsh = sc->sc_bsh;
139106c596dStsutsui 
140120ecb16Stsutsui #ifdef PCI_NETBSD_CONFIGURE
141ca8ce3aeSthorpej 	struct pciconf_resources *pcires = pciconf_resource_init();
142ca8ce3aeSthorpej 	pciconf_resource_add(pcires, PCICONF_RESOURCE_IO,
143ca8ce3aeSthorpej 	    PCI_IO_START, PCI_IO_SIZE);
144ca8ce3aeSthorpej 	pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM,
145ca8ce3aeSthorpej 	    PCI_MEM_START, PCI_MEM_SIZE);
146ca8ce3aeSthorpej 	pci_configure_bus(pc, pcires, 0, mips_cache_info.mci_dcache_align);
147ca8ce3aeSthorpej 	pciconf_resource_fini(pcires);
148120ecb16Stsutsui #endif
149be86510bSskrll 	memset(&pba, 0, sizeof(pba));
150be86510bSskrll 	pba.pba_memt = &gt_memt;
151be86510bSskrll 	pba.pba_iot = &gt_iot;
1524c547143Ssoren 	pba.pba_dmat = &pci_bus_dma_tag;
1537dd7f8baSfvdl 	pba.pba_dmat64 = NULL;
1544c547143Ssoren 	pba.pba_bus = 0;
155204183c0Sthorpej 	pba.pba_bridgetag = NULL;
156a6b2b839Sdyoung 	pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY |
15743a7ae04Ssoren 		PCI_FLAGS_MRL_OKAY | /*PCI_FLAGS_MRM_OKAY|*/ PCI_FLAGS_MWI_OKAY;
158106c596dStsutsui 	pba.pba_pc = pc;
159c7fb772bSthorpej 	config_found(self, &pba, gt_print, CFARGS_NONE);
1604c547143Ssoren #endif
1614c547143Ssoren }
1624c547143Ssoren 
163ba3a4859Ssoren static int
gt_print(void * aux,const char * pnp)164194935a1Stsutsui gt_print(void *aux, const char *pnp)
1654c547143Ssoren {
166194935a1Stsutsui 
1674c547143Ssoren 	/* XXX */
1684c547143Ssoren 	return 0;
1694c547143Ssoren }
1709f922568Stsutsui 
1719f922568Stsutsui static void
gt_timer_init(struct gt_softc * sc)1729f922568Stsutsui gt_timer_init(struct gt_softc *sc)
1739f922568Stsutsui {
1749f922568Stsutsui 
1759f922568Stsutsui 	/* stop timer0 */
1769f922568Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL,
1779f922568Stsutsui 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL) & ~ENTC0);
178be8fa802Stsutsui 	/* mask timer0 interrupt */
179be8fa802Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_MASTER_MASK,
180be8fa802Stsutsui 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_MASTER_MASK) & ~T0EXP);
1819f922568Stsutsui }
1829f922568Stsutsui 
18310e0e741Stsutsui #if 0	/* unused; now NetBSD/cobalt uses CPU INT5 for hardclock(9) */
1849f922568Stsutsui #define TIMER0_INIT_VALUE 500000
1859f922568Stsutsui 
1869f922568Stsutsui static void
1879f922568Stsutsui gt_timer0_init(void *cookie)
1889f922568Stsutsui {
1899f922568Stsutsui 	struct gt_softc *sc = cookie;
1909f922568Stsutsui 
1919f922568Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh,
1929f922568Stsutsui 	    GT_TIMER_COUNTER0, TIMER0_INIT_VALUE);
1939f922568Stsutsui 	/* start timer0 */
1949f922568Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL,
1959f922568Stsutsui 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_CTRL) | ENTC0);
196be8fa802Stsutsui 	/* unmask timer0 interrupt */
197be8fa802Stsutsui 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, GT_MASTER_MASK,
198be8fa802Stsutsui 	    bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_MASTER_MASK) | T0EXP);
1999f922568Stsutsui }
2009f922568Stsutsui 
2019f922568Stsutsui static long
2029f922568Stsutsui gt_timer0_read(void *cookie)
2039f922568Stsutsui {
2049f922568Stsutsui 	struct gt_softc *sc = cookie;
2059f922568Stsutsui 	uint32_t counter0;
2069f922568Stsutsui 
2079f922568Stsutsui 	counter0 = bus_space_read_4(sc->sc_bst, sc->sc_bsh, GT_TIMER_COUNTER0);
2089f922568Stsutsui 	counter0 = TIMER0_INIT_VALUE - counter0;
2099f922568Stsutsui #if 0
2109f922568Stsutsui 	counter /= 50;
2119f922568Stsutsui #else
2129f922568Stsutsui 	/*
2139f922568Stsutsui 	 * From pmax/pmax/dec_3min.c:
2149f922568Stsutsui 	 * 1/64 + 1/256 + 1/2048 = 41/2048 = 1/49.9512...
2159f922568Stsutsui 	 */
2169f922568Stsutsui 	counter0 = (counter0 >> 6) + (counter0 >> 8) + (counter0 >> 11);
2179f922568Stsutsui #endif
2189f922568Stsutsui 	return counter0;
2199f922568Stsutsui }
22010e0e741Stsutsui #endif
221