1*767ec481Stsutsui /* $NetBSD: bus_defs.h,v 1.3 2023/01/27 20:05:03 tsutsui Exp $ */ 259adf08eSdyoung 359adf08eSdyoung /*- 459adf08eSdyoung * Copyright (c) 1998 The NetBSD Foundation, Inc. 559adf08eSdyoung * All rights reserved. 659adf08eSdyoung * 759adf08eSdyoung * This code is derived from software contributed to The NetBSD Foundation 859adf08eSdyoung * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 959adf08eSdyoung * NASA Ames Research Center. 1059adf08eSdyoung * 1159adf08eSdyoung * Redistribution and use in source and binary forms, with or without 1259adf08eSdyoung * modification, are permitted provided that the following conditions 1359adf08eSdyoung * are met: 1459adf08eSdyoung * 1. Redistributions of source code must retain the above copyright 1559adf08eSdyoung * notice, this list of conditions and the following disclaimer. 1659adf08eSdyoung * 2. Redistributions in binary form must reproduce the above copyright 1759adf08eSdyoung * notice, this list of conditions and the following disclaimer in the 1859adf08eSdyoung * documentation and/or other materials provided with the distribution. 1959adf08eSdyoung * 2059adf08eSdyoung * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 2159adf08eSdyoung * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 2259adf08eSdyoung * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 2359adf08eSdyoung * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 2459adf08eSdyoung * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2559adf08eSdyoung * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2659adf08eSdyoung * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2759adf08eSdyoung * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2859adf08eSdyoung * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 2959adf08eSdyoung * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 3059adf08eSdyoung * POSSIBILITY OF SUCH DAMAGE. 3159adf08eSdyoung */ 3259adf08eSdyoung 3359adf08eSdyoung /* 3459adf08eSdyoung * Copyright (c) 1996 Carnegie-Mellon University. 3559adf08eSdyoung * All rights reserved. 3659adf08eSdyoung * 3759adf08eSdyoung * Author: Chris G. Demetriou 3859adf08eSdyoung * 3959adf08eSdyoung * Permission to use, copy, modify and distribute this software and 4059adf08eSdyoung * its documentation is hereby granted, provided that both the copyright 4159adf08eSdyoung * notice and this permission notice appear in all copies of the 4259adf08eSdyoung * software, derivative works or modified versions, and any portions 4359adf08eSdyoung * thereof, and that both notices appear in supporting documentation. 4459adf08eSdyoung * 4559adf08eSdyoung * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" 4659adf08eSdyoung * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND 4759adf08eSdyoung * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE. 4859adf08eSdyoung * 4959adf08eSdyoung * Carnegie Mellon requests users of this software to return to 5059adf08eSdyoung * 5159adf08eSdyoung * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU 5259adf08eSdyoung * School of Computer Science 5359adf08eSdyoung * Carnegie Mellon University 5459adf08eSdyoung * Pittsburgh PA 15213-3890 5559adf08eSdyoung * 5659adf08eSdyoung * any improvements or extensions that they make and grant Carnegie the 5759adf08eSdyoung * rights to redistribute these changes. 5859adf08eSdyoung */ 5959adf08eSdyoung 6059adf08eSdyoung #ifndef _ATARI_BUS_DEFS_H_ 6159adf08eSdyoung #define _ATARI_BUS_DEFS_H_ 6259adf08eSdyoung 6359adf08eSdyoung /* 6459adf08eSdyoung * Memory addresses (in bus space) 6559adf08eSdyoung */ 6659adf08eSdyoung typedef u_long bus_addr_t; 6759adf08eSdyoung typedef u_long bus_size_t; 6859adf08eSdyoung 69bf158e33Sskrll #define PRIxBUSADDR "lx" 70bf158e33Sskrll #define PRIxBUSSIZE "lx" 71bf158e33Sskrll #define PRIuBUSSIZE "lu" 72bf158e33Sskrll 7359adf08eSdyoung /* 7459adf08eSdyoung * I/O addresses (in bus space) 7559adf08eSdyoung */ 7659adf08eSdyoung typedef u_long bus_io_addr_t; 7759adf08eSdyoung typedef u_long bus_io_size_t; 7859adf08eSdyoung 7959adf08eSdyoung #define __BUS_SPACE_HAS_STREAM_METHODS 8059adf08eSdyoung 8159adf08eSdyoung /* 8259adf08eSdyoung * Access methods for bus resources and address space. 8359adf08eSdyoung */ 8459adf08eSdyoung typedef struct atari_bus_space *bus_space_tag_t; 8559adf08eSdyoung typedef u_long bus_space_handle_t; 8659adf08eSdyoung 87bf158e33Sskrll #define PRIxBSH "lx" 88bf158e33Sskrll 8959adf08eSdyoung #define BUS_SPACE_MAP_CACHEABLE 0x01 9059adf08eSdyoung #define BUS_SPACE_MAP_LINEAR 0x02 9159adf08eSdyoung #define BUS_SPACE_MAP_PREFETCHABLE 0x04 9259adf08eSdyoung 9359adf08eSdyoung /* 9459adf08eSdyoung * Structure containing functions and other feature-data that might differ 9559adf08eSdyoung * between the various bus spaces on the atari. Currently 'known' bus 9659adf08eSdyoung * spaces are: ISA, PCI, VME and 'mainbus'. 9759adf08eSdyoung */ 9859adf08eSdyoung struct atari_bus_space { 9959adf08eSdyoung u_long base; 10059adf08eSdyoung 10159adf08eSdyoung /* XXX Next 2 lines can be turned into an opaque cookie */ 10259adf08eSdyoung int stride; 10359adf08eSdyoung int wo_1, wo_2, wo_4, wo_8; 10459adf08eSdyoung 10559adf08eSdyoung /* Autoconf detection stuff */ 10659adf08eSdyoung int (*abs_p_1)(bus_space_tag_t, bus_space_handle_t, 10759adf08eSdyoung bus_size_t); 10859adf08eSdyoung int (*abs_p_2)(bus_space_tag_t, bus_space_handle_t, 10959adf08eSdyoung bus_size_t); 11059adf08eSdyoung int (*abs_p_4)(bus_space_tag_t, bus_space_handle_t, 11159adf08eSdyoung bus_size_t); 11259adf08eSdyoung int (*abs_p_8)(bus_space_tag_t, bus_space_handle_t, 11359adf08eSdyoung bus_size_t); 11459adf08eSdyoung 11559adf08eSdyoung /* read (single) */ 11659adf08eSdyoung uint8_t (*abs_r_1)(bus_space_tag_t, bus_space_handle_t, 11759adf08eSdyoung bus_size_t); 11859adf08eSdyoung uint16_t (*abs_r_2)(bus_space_tag_t, bus_space_handle_t, 11959adf08eSdyoung bus_size_t); 12059adf08eSdyoung uint32_t (*abs_r_4)(bus_space_tag_t, bus_space_handle_t, 12159adf08eSdyoung bus_size_t); 12259adf08eSdyoung uint64_t (*abs_r_8)(bus_space_tag_t, bus_space_handle_t, 12359adf08eSdyoung bus_size_t); 12459adf08eSdyoung 12559adf08eSdyoung /* read (single) stream */ 12659adf08eSdyoung uint8_t (*abs_rs_1)(bus_space_tag_t, bus_space_handle_t, 12759adf08eSdyoung bus_size_t); 12859adf08eSdyoung uint16_t (*abs_rs_2)(bus_space_tag_t, bus_space_handle_t, 12959adf08eSdyoung bus_size_t); 13059adf08eSdyoung uint32_t (*abs_rs_4)(bus_space_tag_t, bus_space_handle_t, 13159adf08eSdyoung bus_size_t); 13259adf08eSdyoung uint64_t (*abs_rs_8)(bus_space_tag_t, bus_space_handle_t, 13359adf08eSdyoung bus_size_t); 13459adf08eSdyoung 13559adf08eSdyoung /* read multiple */ 13659adf08eSdyoung void (*abs_rm_1)(bus_space_tag_t, bus_space_handle_t, 13759adf08eSdyoung bus_size_t, uint8_t *, bus_size_t); 13859adf08eSdyoung void (*abs_rm_2)(bus_space_tag_t, bus_space_handle_t, 13959adf08eSdyoung bus_size_t, uint16_t *, bus_size_t); 14059adf08eSdyoung void (*abs_rm_4)(bus_space_tag_t, bus_space_handle_t, 14159adf08eSdyoung bus_size_t, uint32_t *, bus_size_t); 14259adf08eSdyoung void (*abs_rm_8)(bus_space_tag_t, bus_space_handle_t, 14359adf08eSdyoung bus_size_t, uint64_t *, bus_size_t); 14459adf08eSdyoung 14559adf08eSdyoung /* read multiple stream */ 14659adf08eSdyoung void (*abs_rms_1)(bus_space_tag_t, bus_space_handle_t, 14759adf08eSdyoung bus_size_t, uint8_t *, bus_size_t); 14859adf08eSdyoung void (*abs_rms_2)(bus_space_tag_t, bus_space_handle_t, 14959adf08eSdyoung bus_size_t, uint16_t *, bus_size_t); 15059adf08eSdyoung void (*abs_rms_4)(bus_space_tag_t, bus_space_handle_t, 15159adf08eSdyoung bus_size_t, uint32_t *, bus_size_t); 15259adf08eSdyoung void (*abs_rms_8)(bus_space_tag_t, bus_space_handle_t, 15359adf08eSdyoung bus_size_t, uint64_t *, bus_size_t); 15459adf08eSdyoung 15559adf08eSdyoung /* read region */ 15659adf08eSdyoung void (*abs_rr_1)(bus_space_tag_t, bus_space_handle_t, 15759adf08eSdyoung bus_size_t, uint8_t *, bus_size_t); 15859adf08eSdyoung void (*abs_rr_2)(bus_space_tag_t, bus_space_handle_t, 15959adf08eSdyoung bus_size_t, uint16_t *, bus_size_t); 16059adf08eSdyoung void (*abs_rr_4)(bus_space_tag_t, bus_space_handle_t, 16159adf08eSdyoung bus_size_t, uint32_t *, bus_size_t); 16259adf08eSdyoung void (*abs_rr_8)(bus_space_tag_t, bus_space_handle_t, 16359adf08eSdyoung bus_size_t, uint64_t *, bus_size_t); 16459adf08eSdyoung 16559adf08eSdyoung /* read region stream */ 16659adf08eSdyoung void (*abs_rrs_1)(bus_space_tag_t, bus_space_handle_t, 16759adf08eSdyoung bus_size_t, uint8_t *, bus_size_t); 16859adf08eSdyoung void (*abs_rrs_2)(bus_space_tag_t, bus_space_handle_t, 16959adf08eSdyoung bus_size_t, uint16_t *, bus_size_t); 17059adf08eSdyoung void (*abs_rrs_4)(bus_space_tag_t, bus_space_handle_t, 17159adf08eSdyoung bus_size_t, uint32_t *, bus_size_t); 17259adf08eSdyoung void (*abs_rrs_8)(bus_space_tag_t, bus_space_handle_t, 17359adf08eSdyoung bus_size_t, uint64_t *, bus_size_t); 17459adf08eSdyoung 17559adf08eSdyoung /* write (single) */ 17659adf08eSdyoung void (*abs_w_1)(bus_space_tag_t, bus_space_handle_t, 17759adf08eSdyoung bus_size_t, uint8_t); 17859adf08eSdyoung void (*abs_w_2)(bus_space_tag_t, bus_space_handle_t, 17959adf08eSdyoung bus_size_t, uint16_t); 18059adf08eSdyoung void (*abs_w_4)(bus_space_tag_t, bus_space_handle_t, 18159adf08eSdyoung bus_size_t, uint32_t); 18259adf08eSdyoung void (*abs_w_8)(bus_space_tag_t, bus_space_handle_t, 18359adf08eSdyoung bus_size_t, uint64_t); 18459adf08eSdyoung 18559adf08eSdyoung /* write (single) stream */ 18659adf08eSdyoung void (*abs_ws_1)(bus_space_tag_t, bus_space_handle_t, 18759adf08eSdyoung bus_size_t, uint8_t); 18859adf08eSdyoung void (*abs_ws_2)(bus_space_tag_t, bus_space_handle_t, 18959adf08eSdyoung bus_size_t, uint16_t); 19059adf08eSdyoung void (*abs_ws_4)(bus_space_tag_t, bus_space_handle_t, 19159adf08eSdyoung bus_size_t, uint32_t); 19259adf08eSdyoung void (*abs_ws_8)(bus_space_tag_t, bus_space_handle_t, 19359adf08eSdyoung bus_size_t, uint64_t); 19459adf08eSdyoung 19559adf08eSdyoung /* write multiple */ 19659adf08eSdyoung void (*abs_wm_1)(bus_space_tag_t, bus_space_handle_t, 19759adf08eSdyoung bus_size_t, const uint8_t *, bus_size_t); 19859adf08eSdyoung void (*abs_wm_2)(bus_space_tag_t, bus_space_handle_t, 19959adf08eSdyoung bus_size_t, const uint16_t *, bus_size_t); 20059adf08eSdyoung void (*abs_wm_4)(bus_space_tag_t, bus_space_handle_t, 20159adf08eSdyoung bus_size_t, const uint32_t *, bus_size_t); 20259adf08eSdyoung void (*abs_wm_8)(bus_space_tag_t, bus_space_handle_t, 20359adf08eSdyoung bus_size_t, const uint64_t *, bus_size_t); 20459adf08eSdyoung 20559adf08eSdyoung /* write multiple stream */ 20659adf08eSdyoung void (*abs_wms_1)(bus_space_tag_t, bus_space_handle_t, 20759adf08eSdyoung bus_size_t, const uint8_t *, bus_size_t); 20859adf08eSdyoung void (*abs_wms_2)(bus_space_tag_t, bus_space_handle_t, 20959adf08eSdyoung bus_size_t, const uint16_t *, bus_size_t); 21059adf08eSdyoung void (*abs_wms_4)(bus_space_tag_t, bus_space_handle_t, 21159adf08eSdyoung bus_size_t, const uint32_t *, bus_size_t); 21259adf08eSdyoung void (*abs_wms_8)(bus_space_tag_t, bus_space_handle_t, 21359adf08eSdyoung bus_size_t, const uint64_t *, bus_size_t); 21459adf08eSdyoung 21559adf08eSdyoung /* write region */ 21659adf08eSdyoung void (*abs_wr_1)(bus_space_tag_t, bus_space_handle_t, 21759adf08eSdyoung bus_size_t, const uint8_t *, bus_size_t); 21859adf08eSdyoung void (*abs_wr_2)(bus_space_tag_t, bus_space_handle_t, 21959adf08eSdyoung bus_size_t, const uint16_t *, bus_size_t); 22059adf08eSdyoung void (*abs_wr_4)(bus_space_tag_t, bus_space_handle_t, 22159adf08eSdyoung bus_size_t, const uint32_t *, bus_size_t); 22259adf08eSdyoung void (*abs_wr_8)(bus_space_tag_t, bus_space_handle_t, 22359adf08eSdyoung bus_size_t, const uint64_t *, bus_size_t); 22459adf08eSdyoung 22559adf08eSdyoung /* write region stream */ 22659adf08eSdyoung void (*abs_wrs_1)(bus_space_tag_t, bus_space_handle_t, 22759adf08eSdyoung bus_size_t, const uint8_t *, bus_size_t); 22859adf08eSdyoung void (*abs_wrs_2)(bus_space_tag_t, bus_space_handle_t, 22959adf08eSdyoung bus_size_t, const uint16_t *, bus_size_t); 23059adf08eSdyoung void (*abs_wrs_4)(bus_space_tag_t, bus_space_handle_t, 23159adf08eSdyoung bus_size_t, const uint32_t *, bus_size_t); 23259adf08eSdyoung void (*abs_wrs_8)(bus_space_tag_t, bus_space_handle_t, 23359adf08eSdyoung bus_size_t, const uint64_t *, bus_size_t); 23459adf08eSdyoung 23559adf08eSdyoung /* set multiple */ 23659adf08eSdyoung void (*abs_sm_1)(bus_space_tag_t, bus_space_handle_t, 23759adf08eSdyoung bus_size_t, uint8_t, bus_size_t); 23859adf08eSdyoung void (*abs_sm_2)(bus_space_tag_t, bus_space_handle_t, 23959adf08eSdyoung bus_size_t, uint16_t, bus_size_t); 24059adf08eSdyoung void (*abs_sm_4)(bus_space_tag_t, bus_space_handle_t, 24159adf08eSdyoung bus_size_t, uint32_t, bus_size_t); 24259adf08eSdyoung void (*abs_sm_8)(bus_space_tag_t, bus_space_handle_t, 24359adf08eSdyoung bus_size_t, uint64_t, bus_size_t); 24459adf08eSdyoung 24559adf08eSdyoung /* set region */ 24659adf08eSdyoung void (*abs_sr_1)(bus_space_tag_t, bus_space_handle_t, 24759adf08eSdyoung bus_size_t, uint8_t, bus_size_t); 24859adf08eSdyoung void (*abs_sr_2)(bus_space_tag_t, bus_space_handle_t, 24959adf08eSdyoung bus_size_t, uint16_t, bus_size_t); 25059adf08eSdyoung void (*abs_sr_4)(bus_space_tag_t, bus_space_handle_t, 25159adf08eSdyoung bus_size_t, uint32_t, bus_size_t); 25259adf08eSdyoung void (*abs_sr_8)(bus_space_tag_t, bus_space_handle_t, 25359adf08eSdyoung bus_size_t, uint64_t, bus_size_t); 25459adf08eSdyoung 25559adf08eSdyoung #if 0 /* See comment on __abs_copy below */ 25659adf08eSdyoung /* copy */ 25759adf08eSdyoung void (*abs_c_1)(bus_space_tag_t, bus_space_handle_t, 25859adf08eSdyoung bus_size_t, bus_space_handle_t, bus_size_t, 25959adf08eSdyoung bus_size_t); 26059adf08eSdyoung void (*abs_c_2)(bus_space_tag_t, bus_space_handle_t, 26159adf08eSdyoung bus_size_t, bus_space_handle_t, bus_size_t, 26259adf08eSdyoung bus_size_t); 26359adf08eSdyoung void (*abs_c_4)(bus_space_tag_t, bus_space_handle_t, 26459adf08eSdyoung bus_size_t, bus_space_handle_t, bus_size_t, 26559adf08eSdyoung bus_size_t); 26659adf08eSdyoung void (*abs_c_8)(bus_space_tag_t, bus_space_handle_t, 26759adf08eSdyoung bus_size_t, bus_space_handle_t, bus_size_t, 26859adf08eSdyoung bus_size_t); 26959adf08eSdyoung #endif 27059adf08eSdyoung }; 27159adf08eSdyoung 27259adf08eSdyoung #define BUS_SPACE_ALIGNED_POINTER(p, t) ALIGNED_POINTER(p, t) 27359adf08eSdyoung 27459adf08eSdyoung #define BUS_SPACE_BARRIER_READ 0x01 /* force read barrier */ 27559adf08eSdyoung #define BUS_SPACE_BARRIER_WRITE 0x02 /* force write barrier */ 27659adf08eSdyoung 27759adf08eSdyoung /* 27859adf08eSdyoung * Flags used in various bus DMA methods. 27959adf08eSdyoung */ 28059adf08eSdyoung #define BUS_DMA_WAITOK 0x000 /* safe to sleep (pseudo-flag) */ 28159adf08eSdyoung #define BUS_DMA_NOWAIT 0x001 /* not safe to sleep */ 28259adf08eSdyoung #define BUS_DMA_ALLOCNOW 0x002 /* perform resource allocation now */ 28359adf08eSdyoung #define BUS_DMA_COHERENT 0x004 /* hint: map memory DMA coherent */ 28459adf08eSdyoung #define BUS_DMA_STREAMING 0x008 /* hint: sequential, unidirectional */ 28559adf08eSdyoung #define BUS_DMA_BUS1 0x010 /* placeholders for bus functions... */ 28659adf08eSdyoung #define BUS_DMA_BUS2 0x020 28759adf08eSdyoung #define BUS_DMA_BUS3 0x040 28859adf08eSdyoung #define BUS_DMA_BUS4 0x080 28959adf08eSdyoung #define BUS_DMA_READ 0x100 /* mapping is device -> memory only */ 29059adf08eSdyoung #define BUS_DMA_WRITE 0x200 /* mapping is memory -> device only */ 29159adf08eSdyoung #define BUS_DMA_NOCACHE 0x400 /* hint: map non-cached memory */ 29259adf08eSdyoung 29359adf08eSdyoung /* Forwards needed by prototypes below. */ 29459adf08eSdyoung struct mbuf; 29559adf08eSdyoung struct uio; 29659adf08eSdyoung 29759adf08eSdyoung /* 29859adf08eSdyoung * Operations performed by bus_dmamap_sync(). 29959adf08eSdyoung */ 30059adf08eSdyoung #define BUS_DMASYNC_PREREAD 0x01 /* pre-read synchronization */ 30159adf08eSdyoung #define BUS_DMASYNC_POSTREAD 0x02 /* post-read synchronization */ 30259adf08eSdyoung #define BUS_DMASYNC_PREWRITE 0x04 /* pre-write synchronization */ 30359adf08eSdyoung #define BUS_DMASYNC_POSTWRITE 0x08 /* post-write synchronization */ 30459adf08eSdyoung 30559adf08eSdyoung typedef struct atari_bus_dma_tag *bus_dma_tag_t; 30659adf08eSdyoung typedef struct atari_bus_dmamap *bus_dmamap_t; 30759adf08eSdyoung 30859adf08eSdyoung #define BUS_DMA_TAG_VALID(t) ((t) != (bus_dma_tag_t)0) 30959adf08eSdyoung 31059adf08eSdyoung /* 31159adf08eSdyoung * bus_dma_segment_t 31259adf08eSdyoung * 31359adf08eSdyoung * Describes a single contiguous DMA transaction. Values 31459adf08eSdyoung * are suitable for programming into DMA registers. 31559adf08eSdyoung */ 31659adf08eSdyoung struct atari_bus_dma_segment { 31759adf08eSdyoung bus_addr_t ds_addr; /* DMA address */ 31859adf08eSdyoung bus_size_t ds_len; /* length of transfer */ 31959adf08eSdyoung }; 32059adf08eSdyoung typedef struct atari_bus_dma_segment bus_dma_segment_t; 32159adf08eSdyoung 32259adf08eSdyoung /* 32359adf08eSdyoung * bus_dma_tag_t 32459adf08eSdyoung * 32559adf08eSdyoung * A machine-dependent opaque type describing the implementation of 32659adf08eSdyoung * DMA for a given bus. 32759adf08eSdyoung */ 32859adf08eSdyoung struct atari_bus_dma_tag { 32959adf08eSdyoung /* 33059adf08eSdyoung * The `bounce threshold' is checked while we are loading 33159adf08eSdyoung * the DMA map. If the physical address of the segment 33259adf08eSdyoung * exceeds the threshold, an error will be returned. The 33359adf08eSdyoung * caller can then take whatever action is necessary to 33459adf08eSdyoung * bounce the transfer. If this value is 0, it will be 33559adf08eSdyoung * ignored. 33659adf08eSdyoung */ 33759adf08eSdyoung bus_addr_t _bounce_thresh; 33859adf08eSdyoung 33959adf08eSdyoung /* 34059adf08eSdyoung * The next value can be used to compensate for a constant 34159adf08eSdyoung * displacement between the address space view of the CPU 34259adf08eSdyoung * and the devices on the bus. 34359adf08eSdyoung */ 34459adf08eSdyoung int32_t _displacement; 34559adf08eSdyoung 34659adf08eSdyoung /* 34759adf08eSdyoung * DMA mapping methods. 34859adf08eSdyoung */ 34959adf08eSdyoung int (*_dmamap_create)(bus_dma_tag_t, bus_size_t, int, 35059adf08eSdyoung bus_size_t, bus_size_t, int, bus_dmamap_t *); 35159adf08eSdyoung void (*_dmamap_destroy)(bus_dma_tag_t, bus_dmamap_t); 35259adf08eSdyoung int (*_dmamap_load)(bus_dma_tag_t, bus_dmamap_t, void *, 35359adf08eSdyoung bus_size_t, struct proc *, int); 35459adf08eSdyoung int (*_dmamap_load_mbuf)(bus_dma_tag_t, bus_dmamap_t, 35559adf08eSdyoung struct mbuf *, int); 35659adf08eSdyoung int (*_dmamap_load_uio)(bus_dma_tag_t, bus_dmamap_t, 35759adf08eSdyoung struct uio *, int); 35859adf08eSdyoung int (*_dmamap_load_raw)(bus_dma_tag_t, bus_dmamap_t, 35959adf08eSdyoung bus_dma_segment_t *, int, bus_size_t, int); 36059adf08eSdyoung void (*_dmamap_unload)(bus_dma_tag_t, bus_dmamap_t); 36159adf08eSdyoung void (*_dmamap_sync)(bus_dma_tag_t, bus_dmamap_t, 36259adf08eSdyoung bus_addr_t, bus_size_t, int); 36359adf08eSdyoung }; 36459adf08eSdyoung 36559adf08eSdyoung /* 36659adf08eSdyoung * bus_dmamap_t 36759adf08eSdyoung * 36859adf08eSdyoung * Describes a DMA mapping. 36959adf08eSdyoung */ 37059adf08eSdyoung struct atari_bus_dmamap { 37159adf08eSdyoung /* 37259adf08eSdyoung * PRIVATE MEMBERS: not for use my machine-independent code. 37359adf08eSdyoung */ 37459adf08eSdyoung bus_size_t _dm_size; /* largest DMA transfer mappable */ 37559adf08eSdyoung int _dm_segcnt; /* number of segs this map can map */ 37659adf08eSdyoung bus_size_t _dm_maxmaxsegsz; /* fixed largest possible segment */ 37759adf08eSdyoung bus_size_t _dm_boundary; /* don't cross this */ 37859adf08eSdyoung bus_addr_t _dm_bounce_thresh; /* bounce threshold; see tag */ 37959adf08eSdyoung int _dm_flags; /* misc. flags */ 38059adf08eSdyoung 38159adf08eSdyoung void *_dm_cookie; /* cookie for bus-specific funcs */ 38259adf08eSdyoung 38359adf08eSdyoung /* 38459adf08eSdyoung * PUBLIC MEMBERS: these are used by machine-independent code. 38559adf08eSdyoung */ 38659adf08eSdyoung bus_size_t dm_maxsegsz; /* largest possible segment */ 38759adf08eSdyoung bus_size_t dm_mapsize; /* size of the mapping */ 38859adf08eSdyoung int dm_nsegs; /* # valid segments in mapping */ 38959adf08eSdyoung bus_dma_segment_t dm_segs[1]; /* segments; variable length */ 39059adf08eSdyoung }; 39159adf08eSdyoung 39259adf08eSdyoung #endif /* _ATARI_BUS_DEFS_H_ */ 393