xref: /netbsd-src/sys/arch/arm/sunxi/sunxi_platform.c (revision 8d564c5dcfeea024762586ce07de3c286d3d30e1)
1*8d564c5dSskrll /* $NetBSD: sunxi_platform.c,v 1.47 2023/04/07 08:55:30 skrll Exp $ */
2a07e90f3Sjmcneill 
3a07e90f3Sjmcneill /*-
4a07e90f3Sjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
5a07e90f3Sjmcneill  * All rights reserved.
6a07e90f3Sjmcneill  *
7a07e90f3Sjmcneill  * Redistribution and use in source and binary forms, with or without
8a07e90f3Sjmcneill  * modification, are permitted provided that the following conditions
9a07e90f3Sjmcneill  * are met:
10a07e90f3Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11a07e90f3Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12a07e90f3Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13a07e90f3Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14a07e90f3Sjmcneill  *    documentation and/or other materials provided with the distribution.
15a07e90f3Sjmcneill  *
16a07e90f3Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17a07e90f3Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18a07e90f3Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19a07e90f3Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20a07e90f3Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21a07e90f3Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22a07e90f3Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23a07e90f3Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24a07e90f3Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a07e90f3Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a07e90f3Sjmcneill  * SUCH DAMAGE.
27a07e90f3Sjmcneill  */
28a07e90f3Sjmcneill 
29a07e90f3Sjmcneill #include "opt_soc.h"
30a07e90f3Sjmcneill #include "opt_multiprocessor.h"
315a821b2cSskrll #include "opt_console.h"
32a07e90f3Sjmcneill 
33a07e90f3Sjmcneill #include <sys/cdefs.h>
34*8d564c5dSskrll __KERNEL_RCSID(0, "$NetBSD: sunxi_platform.c,v 1.47 2023/04/07 08:55:30 skrll Exp $");
35a07e90f3Sjmcneill 
36a07e90f3Sjmcneill #include <sys/param.h>
37a07e90f3Sjmcneill #include <sys/bus.h>
38a07e90f3Sjmcneill #include <sys/cpu.h>
39a07e90f3Sjmcneill #include <sys/device.h>
40a07e90f3Sjmcneill #include <sys/termios.h>
41a07e90f3Sjmcneill 
42a07e90f3Sjmcneill #include <dev/fdt/fdtvar.h>
43*8d564c5dSskrll 
44a07e90f3Sjmcneill #include <arm/fdt/arm_fdtvar.h>
45a07e90f3Sjmcneill 
46a07e90f3Sjmcneill #include <uvm/uvm_extern.h>
47a07e90f3Sjmcneill 
48a07e90f3Sjmcneill #include <machine/bootconfig.h>
49a07e90f3Sjmcneill #include <arm/cpufunc.h>
50a07e90f3Sjmcneill 
51a07e90f3Sjmcneill #include <arm/cortex/gtmr_var.h>
52a07e90f3Sjmcneill #include <arm/cortex/gic_reg.h>
53a07e90f3Sjmcneill 
54a07e90f3Sjmcneill #include <dev/ic/ns16550reg.h>
55a07e90f3Sjmcneill #include <dev/ic/comreg.h>
56a07e90f3Sjmcneill 
57a07e90f3Sjmcneill #include <arm/arm/psci.h>
5866d31a2dSryo #include <arm/fdt/psci_fdtvar.h>
59a07e90f3Sjmcneill 
60a07e90f3Sjmcneill #include <arm/sunxi/sunxi_platform.h>
61a07e90f3Sjmcneill 
6208185578Sjmcneill #if defined(SOC_SUNXI_MC)
6308185578Sjmcneill #include <arm/sunxi/sunxi_mc_smp.h>
6408185578Sjmcneill #endif
6508185578Sjmcneill 
664738af23Sjmcneill #include <libfdt.h>
674738af23Sjmcneill 
68a07e90f3Sjmcneill #define	SUNXI_REF_FREQ	24000000
69a07e90f3Sjmcneill 
7069b44ac7Sjmcneill #define	SUN4I_TIMER_BASE	0x01c20c00
7169b44ac7Sjmcneill #define	SUN4I_TIMER_SIZE	0x90
725f74ac64Sjmcneill #define	SUN4I_TIMER_1_CTRL	0x20
735f74ac64Sjmcneill #define	 SUN4I_TIMER_1_CTRL_CLK_SRC	__BITS(3,2)
745f74ac64Sjmcneill #define	 SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M	1
755f74ac64Sjmcneill #define	 SUN4I_TIMER_1_CTRL_RELOAD	__BIT(1)
765f74ac64Sjmcneill #define	 SUN4I_TIMER_1_CTRL_EN		__BIT(0)
775f74ac64Sjmcneill #define	SUN4I_TIMER_1_INTV_VALUE 0x24
785f74ac64Sjmcneill #define	SUN4I_TIMER_1_VAL	0x28
7969b44ac7Sjmcneill 
8069b44ac7Sjmcneill #define	SUN4I_WDT_BASE		0x01c20c90
8169b44ac7Sjmcneill #define	SUN4I_WDT_SIZE		0x10
8269b44ac7Sjmcneill #define	SUN4I_WDT_CTRL		0x00
8369b44ac7Sjmcneill #define	 SUN4I_WDT_CTRL_KEY	(0x333 << 1)
8469b44ac7Sjmcneill #define	 SUN4I_WDT_CTRL_RESTART	__BIT(0)
8569b44ac7Sjmcneill #define	SUN4I_WDT_MODE		0x04
8669b44ac7Sjmcneill #define	 SUN4I_WDT_MODE_RST_EN	__BIT(1)
8769b44ac7Sjmcneill #define	 SUN4I_WDT_MODE_EN	__BIT(0)
8869b44ac7Sjmcneill 
89ddb9dd9cSjmcneill #define	SUN6I_WDT_BASE		0x01c20ca0
90ddb9dd9cSjmcneill #define	SUN6I_WDT_SIZE		0x20
91ddb9dd9cSjmcneill #define	SUN6I_WDT_CFG		0x14
9269b44ac7Sjmcneill #define	 SUN6I_WDT_CFG_SYS	__BIT(0)
93ddb9dd9cSjmcneill #define	SUN6I_WDT_MODE		0x18
9469b44ac7Sjmcneill #define	 SUN6I_WDT_MODE_EN	__BIT(0)
95a07e90f3Sjmcneill 
96d72f6453Sjmcneill #define	SUN9I_WDT_BASE		0x06000ca0
97d72f6453Sjmcneill #define	SUN9I_WDT_SIZE		0x20
98d72f6453Sjmcneill #define	SUN9I_WDT_CFG		0x14
99d72f6453Sjmcneill #define	 SUN9I_WDT_CFG_SYS	__BIT(0)
100d72f6453Sjmcneill #define	SUN9I_WDT_MODE		0x18
101d72f6453Sjmcneill #define	 SUN9I_WDT_MODE_EN	__BIT(0)
102d72f6453Sjmcneill 
1037a95892cSjmcneill #define	SUN50I_H6_WDT_BASE	0x01c20ca0
1047a95892cSjmcneill #define	SUN50I_H6_WDT_SIZE	0x20
1057a95892cSjmcneill #define	SUN50I_H6_WDT_CFG	0x14
1067a95892cSjmcneill #define	 SUN50I_H6_WDT_CFG_SYS	__BIT(0)
1077a95892cSjmcneill #define	SUN50I_H6_WDT_MODE	0x18
1087a95892cSjmcneill #define	 SUN50I_H6_WDT_MODE_EN	__BIT(0)
1097a95892cSjmcneill 
110eabbe28cSryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
111fe33aa27Sryo extern struct bus_space arm_generic_bs_tag;
112fe33aa27Sryo 
113fe33aa27Sryo #define	sunxi_dma_tag		arm_generic_dma_tag
114fe33aa27Sryo #define	sunxi_bs_tag		arm_generic_bs_tag
115a07e90f3Sjmcneill 
1164d8e87c7Smrg static bus_space_handle_t reset_bsh;
1174d8e87c7Smrg 
118a07e90f3Sjmcneill static const struct pmap_devmap *
sunxi_platform_devmap(void)119a07e90f3Sjmcneill sunxi_platform_devmap(void)
120a07e90f3Sjmcneill {
121a07e90f3Sjmcneill 	static const struct pmap_devmap devmap[] = {
122a07e90f3Sjmcneill 		DEVMAP_ENTRY(SUNXI_CORE_VBASE,
123a07e90f3Sjmcneill 			     SUNXI_CORE_PBASE,
124a07e90f3Sjmcneill 			     SUNXI_CORE_SIZE),
125a07e90f3Sjmcneill 		DEVMAP_ENTRY_END
126a07e90f3Sjmcneill 	};
127a07e90f3Sjmcneill 
128a07e90f3Sjmcneill 	return devmap;
129a07e90f3Sjmcneill }
130a07e90f3Sjmcneill 
13143331e8dSjmcneill #define	SUNXI_MC_CPU_VBASE	(SUNXI_CORE_VBASE + SUNXI_CORE_SIZE)
13243331e8dSjmcneill #define	SUNXI_MC_CPU_PBASE	0x01700000
13343331e8dSjmcneill #define	SUNXI_MC_CPU_SIZE	0x00100000
13408185578Sjmcneill 
13508185578Sjmcneill static const struct pmap_devmap *
sun8i_a83t_platform_devmap(void)13608185578Sjmcneill sun8i_a83t_platform_devmap(void)
13708185578Sjmcneill {
13808185578Sjmcneill 	static const struct pmap_devmap devmap[] = {
13908185578Sjmcneill 		DEVMAP_ENTRY(SUNXI_CORE_VBASE,
14008185578Sjmcneill 			     SUNXI_CORE_PBASE,
14108185578Sjmcneill 			     SUNXI_CORE_SIZE),
14243331e8dSjmcneill 		DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE,
14343331e8dSjmcneill 			     SUNXI_MC_CPU_PBASE,
14443331e8dSjmcneill 			     SUNXI_MC_CPU_SIZE),
14508185578Sjmcneill 		DEVMAP_ENTRY_END
14608185578Sjmcneill 	};
14708185578Sjmcneill 
14808185578Sjmcneill 	return devmap;
14908185578Sjmcneill }
15008185578Sjmcneill 
15143331e8dSjmcneill #define	SUN9I_A80_PRCM_VBASE	(SUNXI_MC_CPU_VBASE + SUNXI_MC_CPU_PBASE)
15243331e8dSjmcneill #define	SUN9I_A80_PRCM_PBASE	0x08000000
15343331e8dSjmcneill #define	SUN9I_A80_PRCM_SIZE	0x00100000
15443331e8dSjmcneill 
15543331e8dSjmcneill static const struct pmap_devmap *
sun9i_a80_platform_devmap(void)15643331e8dSjmcneill sun9i_a80_platform_devmap(void)
15743331e8dSjmcneill {
15843331e8dSjmcneill 	static const struct pmap_devmap devmap[] = {
15943331e8dSjmcneill 		DEVMAP_ENTRY(SUNXI_CORE_VBASE,
16043331e8dSjmcneill 			     SUNXI_CORE_PBASE,
16143331e8dSjmcneill 			     SUNXI_CORE_SIZE),
16243331e8dSjmcneill 		DEVMAP_ENTRY(SUNXI_MC_CPU_VBASE,
16343331e8dSjmcneill 			     SUNXI_MC_CPU_PBASE,
16443331e8dSjmcneill 			     SUNXI_MC_CPU_SIZE),
16543331e8dSjmcneill 		DEVMAP_ENTRY(SUN9I_A80_PRCM_VBASE,
16643331e8dSjmcneill 			     SUN9I_A80_PRCM_PBASE,
16743331e8dSjmcneill 			     SUN9I_A80_PRCM_SIZE),
16843331e8dSjmcneill 		DEVMAP_ENTRY_END
16943331e8dSjmcneill 	};
17043331e8dSjmcneill 
17143331e8dSjmcneill 	return devmap;
17243331e8dSjmcneill }
17343331e8dSjmcneill 
17443331e8dSjmcneill 
175a07e90f3Sjmcneill static void
sunxi_platform_init_attach_args(struct fdt_attach_args * faa)176a07e90f3Sjmcneill sunxi_platform_init_attach_args(struct fdt_attach_args *faa)
177a07e90f3Sjmcneill {
178fe33aa27Sryo 	faa->faa_bst = &sunxi_bs_tag;
179fe33aa27Sryo 	faa->faa_dmat = &sunxi_dma_tag;
180a07e90f3Sjmcneill }
181a07e90f3Sjmcneill 
182fe33aa27Sryo void sunxi_platform_early_putchar(char);
183fe33aa27Sryo 
184d329adb0Sskrll void __noasan
sunxi_platform_early_putchar(char c)185a07e90f3Sjmcneill sunxi_platform_early_putchar(char c)
186a07e90f3Sjmcneill {
187a07e90f3Sjmcneill #ifdef CONSADDR
188a07e90f3Sjmcneill #define CONSADDR_VA	((CONSADDR - SUNXI_CORE_PBASE) + SUNXI_CORE_VBASE)
189fe33aa27Sryo 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
190fe33aa27Sryo 	    (volatile uint32_t *)CONSADDR_VA :
191fe33aa27Sryo 	    (volatile uint32_t *)CONSADDR;
192a07e90f3Sjmcneill 
193c241521bSjakllsch 	while ((le32toh(uartaddr[com_lsr]) & LSR_TXRDY) == 0)
194a07e90f3Sjmcneill 		;
195a07e90f3Sjmcneill 
196c241521bSjakllsch 	uartaddr[com_data] = htole32(c);
197a07e90f3Sjmcneill #endif
198a07e90f3Sjmcneill }
199a07e90f3Sjmcneill 
200a07e90f3Sjmcneill static void
sunxi_platform_device_register(device_t self,void * aux)201a07e90f3Sjmcneill sunxi_platform_device_register(device_t self, void *aux)
202a07e90f3Sjmcneill {
2032689a861Sjmcneill 	prop_dictionary_t prop = device_properties(self);
2043e043616Sjmcneill 	int val;
2052689a861Sjmcneill 
2062689a861Sjmcneill 	if (device_is_a(self, "rgephy")) {
20797aca249Sjmcneill 		/* Pine64+ and NanoPi NEO Plus2 gigabit ethernet workaround */
2086e54367aSthorpej 		static const struct device_compatible_entry compat_data[] = {
2096e54367aSthorpej 			{ .compat = "pine64,pine64-plus" },
2106e54367aSthorpej 			{ .compat = "friendlyarm,nanopi-neo-plus2" },
2116e54367aSthorpej 			DEVICE_COMPAT_EOL
21297aca249Sjmcneill 		};
2136e54367aSthorpej 		if (of_compatible_match(OF_finddevice("/"), compat_data)) {
2142689a861Sjmcneill 			prop_dictionary_set_bool(prop, "no-rx-delay", true);
2152689a861Sjmcneill 		}
2162689a861Sjmcneill 	}
2171f52e289Sjmcneill 
2181f52e289Sjmcneill 	if (device_is_a(self, "armgtmr")) {
2191f52e289Sjmcneill 		/* Allwinner A64 has an unstable architectural timer */
2206e54367aSthorpej 		static const struct device_compatible_entry compat_data[] = {
2216e54367aSthorpej 			{ .compat = "allwinner,sun50i-a64" },
222a74dd953Smrg 			/* Cubietruck Plus triggers this problem as well. */
2236e54367aSthorpej 			{ .compat = "allwinner,sun8i-a83t" },
2246e54367aSthorpej 			DEVICE_COMPAT_EOL
2251f52e289Sjmcneill 		};
2266e54367aSthorpej 		if (of_compatible_match(OF_finddevice("/"), compat_data)) {
2271f52e289Sjmcneill 			prop_dictionary_set_bool(prop, "sun50i-a64-unstable-timer", true);
2281f52e289Sjmcneill 		}
2291f52e289Sjmcneill 	}
2303e043616Sjmcneill 
2313f206565Sjmcneill 	if (device_is_a(self, "sunxidrm") || device_is_a(self, "dwhdmi")) {
2323e043616Sjmcneill 		if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val))
2333e043616Sjmcneill 			if (val)
2343e043616Sjmcneill 				prop_dictionary_set_bool(prop, "disabled", true);
2353e043616Sjmcneill 	}
2363f206565Sjmcneill 
2373f206565Sjmcneill 	if (device_is_a(self, "sun50ia64ccu0")) {
2383f206565Sjmcneill 		if (get_bootconf_option(boot_args, "nomodeset", BOOTOPT_TYPE_BOOLEAN, &val))
2393f206565Sjmcneill 			if (val)
2403f206565Sjmcneill 				prop_dictionary_set_bool(prop, "nomodeset", true);
2413f206565Sjmcneill 	}
2421928d35aStnn 
2431928d35aStnn 	if (device_is_a(self, "com")) {
2441928d35aStnn 		static const struct device_compatible_entry compat_data[] = {
2458808569fStnn 			{ .compat = "allwinner,sun4i-a10",	.value = 64 },
2468808569fStnn 			{ .compat = "allwinner,sun5i-a13",	.value = 64 },
2478808569fStnn 			{ .compat = "allwinner,sun6i-a31",	.value = 64 },
2488808569fStnn 			{ .compat = "allwinner,sun7i-a20",	.value = 64 },
2498808569fStnn 			{ .compat = "allwinner,sun8i-h2-plus",	.value = 64 },
2508808569fStnn 			{ .compat = "allwinner,sun8i-h3",	.value = 64 },
2518808569fStnn 			{ .compat = "allwinner,sun8i-a83t",	.value = 64 },
2528808569fStnn 			{ .compat = "allwinner,sun9i-a80",	.value = 64 },
2538808569fStnn 			{ .compat = "allwinner,sun50i-a64",	.value = 64 },
2548808569fStnn 			{ .compat = "allwinner,sun50i-h5",	.value = 64 },
2558808569fStnn 			{ .compat = "allwinner,sun50i-h6",	.value = 256 },
2561928d35aStnn 			DEVICE_COMPAT_EOL
2571928d35aStnn 		};
2588808569fStnn 		const struct device_compatible_entry *dce =
2598808569fStnn 		    of_compatible_lookup(OF_finddevice("/"), compat_data);
2608808569fStnn 		if (dce != NULL)
2618808569fStnn 			prop_dictionary_set_uint(prop, "fifolen", dce->value);
2621928d35aStnn 	}
263a07e90f3Sjmcneill }
264a07e90f3Sjmcneill 
265a07e90f3Sjmcneill static u_int
sunxi_platform_uart_freq(void)266a07e90f3Sjmcneill sunxi_platform_uart_freq(void)
267a07e90f3Sjmcneill {
268a07e90f3Sjmcneill 	return SUNXI_REF_FREQ;
269a07e90f3Sjmcneill }
270a07e90f3Sjmcneill 
271ddb9dd9cSjmcneill static void
sunxi_platform_bootstrap(void)2724738af23Sjmcneill sunxi_platform_bootstrap(void)
27369b44ac7Sjmcneill {
274856432f7Sskrll 	arm_fdt_cpu_bootstrap();
275856432f7Sskrll 
2764738af23Sjmcneill 	void *fdt_data = __UNCONST(fdtbus_get_data());
2774738af23Sjmcneill 	const int chosen_off = fdt_path_offset(fdt_data, "/chosen");
2788150e317Sbouyer 	if (chosen_off < 0)
2798150e317Sbouyer 		return;
2808150e317Sbouyer 
2818150e317Sbouyer 	if (match_bootconf_option(boot_args, "console", "fb")) {
2824738af23Sjmcneill 		const int framebuffer_off =
2834738af23Sjmcneill 		    fdt_path_offset(fdt_data, "/chosen/framebuffer");
2848150e317Sbouyer 		if (framebuffer_off >= 0) {
285fe33aa27Sryo 			const char *status = fdt_getprop(fdt_data,
286fe33aa27Sryo 			    framebuffer_off, "status", NULL);
287fe33aa27Sryo 			if (status == NULL || strncmp(status, "ok", 2) == 0) {
288fe33aa27Sryo 				fdt_setprop_string(fdt_data, chosen_off,
289fe33aa27Sryo 				    "stdout-path", "/chosen/framebuffer");
290fe33aa27Sryo 			}
291fe33aa27Sryo 		}
2928150e317Sbouyer 	} else if (match_bootconf_option(boot_args, "console", "serial")) {
2938150e317Sbouyer 		fdt_setprop_string(fdt_data, chosen_off,
2948150e317Sbouyer 		    "stdout-path", "serial0:115200n8");
2954738af23Sjmcneill 	}
2964738af23Sjmcneill }
2974738af23Sjmcneill 
2984d8e87c7Smrg static void
sun4i_platform_bootstrap(void)2994d8e87c7Smrg sun4i_platform_bootstrap(void)
3004d8e87c7Smrg {
3014d8e87c7Smrg 	bus_space_tag_t bst = &sunxi_bs_tag;
3024d8e87c7Smrg 
3034d8e87c7Smrg 	sunxi_platform_bootstrap();
3044d8e87c7Smrg 	bus_space_map(bst, SUN4I_WDT_BASE, SUN4I_WDT_SIZE, 0, &reset_bsh);
3054d8e87c7Smrg }
3064d8e87c7Smrg 
3074d8e87c7Smrg static void
sun6i_platform_bootstrap(void)3084d8e87c7Smrg sun6i_platform_bootstrap(void)
3094d8e87c7Smrg {
3104d8e87c7Smrg 	bus_space_tag_t bst = &sunxi_bs_tag;
3114d8e87c7Smrg 
3124d8e87c7Smrg 	sunxi_platform_bootstrap();
3134d8e87c7Smrg 	bus_space_map(bst, SUN6I_WDT_BASE, SUN6I_WDT_SIZE, 0, &reset_bsh);
3144d8e87c7Smrg }
3154d8e87c7Smrg 
3164d8e87c7Smrg static void
sun9i_platform_bootstrap(void)3174d8e87c7Smrg sun9i_platform_bootstrap(void)
3184d8e87c7Smrg {
3194d8e87c7Smrg 	bus_space_tag_t bst = &sunxi_bs_tag;
3204d8e87c7Smrg 
3214d8e87c7Smrg 	sunxi_platform_bootstrap();
3224d8e87c7Smrg 	bus_space_map(bst, SUN9I_WDT_BASE, SUN9I_WDT_SIZE, 0, &reset_bsh);
3234d8e87c7Smrg }
3244d8e87c7Smrg 
3254d8e87c7Smrg static void
sun50i_h6_platform_bootstrap(void)3264d8e87c7Smrg sun50i_h6_platform_bootstrap(void)
3274d8e87c7Smrg {
3284d8e87c7Smrg 	bus_space_tag_t bst = &sunxi_bs_tag;
3294d8e87c7Smrg 
3304d8e87c7Smrg 	sunxi_platform_bootstrap();
3314d8e87c7Smrg 	bus_space_map(bst, SUN50I_H6_WDT_BASE, SUN50I_H6_WDT_SIZE, 0, &reset_bsh);
3324d8e87c7Smrg }
3334d8e87c7Smrg 
3343bb9dca4Sjmcneill #if defined(SOC_SUNXI_MC)
3353bb9dca4Sjmcneill static int
cpu_enable_sun8i_a83t(int phandle)33643331e8dSjmcneill cpu_enable_sun8i_a83t(int phandle)
33708185578Sjmcneill {
3383bb9dca4Sjmcneill 	uint64_t mpidr;
33908185578Sjmcneill 
3403bb9dca4Sjmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
34108185578Sjmcneill 
34243331e8dSjmcneill 	return sun8i_a83t_smp_enable(mpidr);
34308185578Sjmcneill }
34443331e8dSjmcneill ARM_CPU_METHOD(sun8i_a83t, "allwinner,sun8i-a83t-smp", cpu_enable_sun8i_a83t);
34543331e8dSjmcneill 
34643331e8dSjmcneill static int
cpu_enable_sun9i_a80(int phandle)34743331e8dSjmcneill cpu_enable_sun9i_a80(int phandle)
34843331e8dSjmcneill {
34943331e8dSjmcneill 	uint64_t mpidr;
35043331e8dSjmcneill 
35143331e8dSjmcneill 	fdtbus_get_reg64(phandle, 0, &mpidr, NULL);
35243331e8dSjmcneill 
35343331e8dSjmcneill 	return sun9i_a80_smp_enable(mpidr);
35443331e8dSjmcneill }
35543331e8dSjmcneill ARM_CPU_METHOD(sun9i_a80, "allwinner,sun9i-a80-smp", cpu_enable_sun9i_a80);
35608185578Sjmcneill #endif
35708185578Sjmcneill 
35869b44ac7Sjmcneill static void
sun4i_platform_reset(void)35969b44ac7Sjmcneill sun4i_platform_reset(void)
36069b44ac7Sjmcneill {
361fe33aa27Sryo 	bus_space_tag_t bst = &sunxi_bs_tag;
36269b44ac7Sjmcneill 
3634d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN4I_WDT_CTRL,
36469b44ac7Sjmcneill 	    SUN4I_WDT_CTRL_KEY | SUN4I_WDT_CTRL_RESTART);
36569b44ac7Sjmcneill 	for (;;) {
3664d8e87c7Smrg 		bus_space_write_4(bst, reset_bsh, SUN4I_WDT_MODE,
36769b44ac7Sjmcneill 		    SUN4I_WDT_MODE_EN | SUN4I_WDT_MODE_RST_EN);
36869b44ac7Sjmcneill 	}
36969b44ac7Sjmcneill }
37069b44ac7Sjmcneill 
37169b44ac7Sjmcneill static void
sun4i_platform_delay(u_int n)37269b44ac7Sjmcneill sun4i_platform_delay(u_int n)
37369b44ac7Sjmcneill {
374fe33aa27Sryo 	static bus_space_tag_t bst = &sunxi_bs_tag;
37569b44ac7Sjmcneill 	static bus_space_handle_t bsh = 0;
376675a4d5bSjmcneill 	const long incs_per_us = SUNXI_REF_FREQ / 1000000;
377675a4d5bSjmcneill 	long ticks = n * incs_per_us;
37869b44ac7Sjmcneill 	uint32_t cur, prev;
37969b44ac7Sjmcneill 
3805f74ac64Sjmcneill 	if (bsh == 0) {
38169b44ac7Sjmcneill 		bus_space_map(bst, SUN4I_TIMER_BASE, SUN4I_TIMER_SIZE, 0, &bsh);
38269b44ac7Sjmcneill 
3835f74ac64Sjmcneill 		/* Enable Timer 1 */
3845f74ac64Sjmcneill 		bus_space_write_4(bst, bsh, SUN4I_TIMER_1_INTV_VALUE, ~0U);
3855f74ac64Sjmcneill 		bus_space_write_4(bst, bsh, SUN4I_TIMER_1_CTRL,
3865f74ac64Sjmcneill 		    SUN4I_TIMER_1_CTRL_EN |
3875f74ac64Sjmcneill 		    SUN4I_TIMER_1_CTRL_RELOAD |
3885f74ac64Sjmcneill 		    __SHIFTIN(SUN4I_TIMER_1_CTRL_CLK_SRC_OSC24M,
3895f74ac64Sjmcneill 			      SUN4I_TIMER_1_CTRL_CLK_SRC));
3905f74ac64Sjmcneill 	}
3915f74ac64Sjmcneill 
3925f74ac64Sjmcneill 	prev = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
39369b44ac7Sjmcneill 	while (ticks > 0) {
3945f74ac64Sjmcneill 		cur = ~bus_space_read_4(bst, bsh, SUN4I_TIMER_1_VAL);
39569b44ac7Sjmcneill 		if (cur > prev)
39669b44ac7Sjmcneill 			ticks -= (cur - prev);
39769b44ac7Sjmcneill 		else
39869b44ac7Sjmcneill 			ticks -= (~0U - cur + prev);
39969b44ac7Sjmcneill 		prev = cur;
40069b44ac7Sjmcneill 	}
40169b44ac7Sjmcneill }
40269b44ac7Sjmcneill 
40369b44ac7Sjmcneill static void
sun6i_platform_reset(void)404ddb9dd9cSjmcneill sun6i_platform_reset(void)
405ddb9dd9cSjmcneill {
406fe33aa27Sryo 	bus_space_tag_t bst = &sunxi_bs_tag;
407ddb9dd9cSjmcneill 
4084d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN6I_WDT_CFG, SUN6I_WDT_CFG_SYS);
4094d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN6I_WDT_MODE, SUN6I_WDT_MODE_EN);
410ddb9dd9cSjmcneill }
411ddb9dd9cSjmcneill 
412d72f6453Sjmcneill static void
sun9i_platform_reset(void)413d72f6453Sjmcneill sun9i_platform_reset(void)
414d72f6453Sjmcneill {
415fe33aa27Sryo 	bus_space_tag_t bst = &sunxi_bs_tag;
416d72f6453Sjmcneill 
4174d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN9I_WDT_CFG, SUN9I_WDT_CFG_SYS);
4184d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN9I_WDT_MODE, SUN9I_WDT_MODE_EN);
419d72f6453Sjmcneill }
420d72f6453Sjmcneill 
4217a95892cSjmcneill static void
sun50i_h6_platform_reset(void)4227a95892cSjmcneill sun50i_h6_platform_reset(void)
4237a95892cSjmcneill {
424fe33aa27Sryo 	bus_space_tag_t bst = &sunxi_bs_tag;
4257a95892cSjmcneill 
4264d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_CFG, SUN50I_H6_WDT_CFG_SYS);
4274d8e87c7Smrg 	bus_space_write_4(bst, reset_bsh, SUN50I_H6_WDT_MODE, SUN50I_H6_WDT_MODE_EN);
4287a95892cSjmcneill }
4297a95892cSjmcneill 
430*8d564c5dSskrll static const struct fdt_platform sun4i_platform = {
431*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
432*8d564c5dSskrll 	.fp_bootstrap = sun4i_platform_bootstrap,
433*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
434*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
435*8d564c5dSskrll 	.fp_reset = sun4i_platform_reset,
436*8d564c5dSskrll 	.fp_delay = sun4i_platform_delay,
437*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
438cd50aa87Sjmcneill };
439cd50aa87Sjmcneill 
440*8d564c5dSskrll FDT_PLATFORM(sun4i_a10, "allwinner,sun4i-a10", &sun4i_platform);
441cd50aa87Sjmcneill 
442*8d564c5dSskrll static const struct fdt_platform sun5i_platform = {
443*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
444*8d564c5dSskrll 	.fp_bootstrap = sun4i_platform_bootstrap,
445*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
446*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
447*8d564c5dSskrll 	.fp_reset = sun4i_platform_reset,
448*8d564c5dSskrll 	.fp_delay = sun4i_platform_delay,
449*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
45069b44ac7Sjmcneill };
45169b44ac7Sjmcneill 
452*8d564c5dSskrll FDT_PLATFORM(sun5i_a13, "allwinner,sun5i-a13", &sun5i_platform);
453*8d564c5dSskrll FDT_PLATFORM(sun5i_gr8, "nextthing,gr8", &sun5i_platform);
45457b6b99fSjmcneill 
455*8d564c5dSskrll static const struct fdt_platform sun6i_platform = {
456*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
457*8d564c5dSskrll 	.fp_bootstrap = sun6i_platform_bootstrap,
458*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
459*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
460*8d564c5dSskrll 	.fp_reset = sun6i_platform_reset,
461*8d564c5dSskrll 	.fp_delay = gtmr_delay,
462*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
463*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
46457b6b99fSjmcneill };
46557b6b99fSjmcneill 
466*8d564c5dSskrll FDT_PLATFORM(sun6i_a31, "allwinner,sun6i-a31", &sun6i_platform);
46757b6b99fSjmcneill 
468*8d564c5dSskrll static const struct fdt_platform sun7i_platform = {
469*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
470*8d564c5dSskrll 	.fp_bootstrap = sun4i_platform_bootstrap,
471*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
472*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
473*8d564c5dSskrll 	.fp_reset = sun4i_platform_reset,
474*8d564c5dSskrll 	.fp_delay = sun4i_platform_delay,
475*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
476*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
477cd50aa87Sjmcneill };
478cd50aa87Sjmcneill 
479*8d564c5dSskrll FDT_PLATFORM(sun7i_a20, "allwinner,sun7i-a20", &sun7i_platform);
480cd50aa87Sjmcneill 
481*8d564c5dSskrll static const struct fdt_platform sun8i_platform = {
482*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
483*8d564c5dSskrll 	.fp_bootstrap = sun6i_platform_bootstrap,
484*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
485*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
486*8d564c5dSskrll 	.fp_reset = sun6i_platform_reset,
487*8d564c5dSskrll 	.fp_delay = gtmr_delay,
488*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
489*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
490a07e90f3Sjmcneill };
491a07e90f3Sjmcneill 
492*8d564c5dSskrll FDT_PLATFORM(sun8i_h2plus, "allwinner,sun8i-h2-plus", &sun8i_platform);
493*8d564c5dSskrll FDT_PLATFORM(sun8i_h3, "allwinner,sun8i-h3", &sun8i_platform);
494*8d564c5dSskrll FDT_PLATFORM(sun8i_v3s, "allwinner,sun8i-v3s", &sun8i_platform);
49508185578Sjmcneill 
496*8d564c5dSskrll static const struct fdt_platform sun8i_a83t_platform = {
497*8d564c5dSskrll 	.fp_devmap = sun8i_a83t_platform_devmap,
498*8d564c5dSskrll 	.fp_bootstrap = sun6i_platform_bootstrap,
499*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
500*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
501*8d564c5dSskrll 	.fp_reset = sun6i_platform_reset,
502*8d564c5dSskrll 	.fp_delay = gtmr_delay,
503*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
504*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
50508185578Sjmcneill };
50608185578Sjmcneill 
507*8d564c5dSskrll FDT_PLATFORM(sun8i_a83t, "allwinner,sun8i-a83t", &sun8i_a83t_platform);
508ddb9dd9cSjmcneill 
509*8d564c5dSskrll static const struct fdt_platform sun9i_platform = {
510*8d564c5dSskrll 	.fp_devmap = sun9i_a80_platform_devmap,
511*8d564c5dSskrll 	.fp_bootstrap = sun9i_platform_bootstrap,
512*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
513*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
514*8d564c5dSskrll 	.fp_reset = sun9i_platform_reset,
515*8d564c5dSskrll 	.fp_delay = gtmr_delay,
516*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
517*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
518d72f6453Sjmcneill };
519d72f6453Sjmcneill 
520*8d564c5dSskrll FDT_PLATFORM(sun9i_a80, "allwinner,sun9i-a80", &sun9i_platform);
521d72f6453Sjmcneill 
522*8d564c5dSskrll static const struct fdt_platform sun50i_platform = {
523*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
524*8d564c5dSskrll 	.fp_bootstrap = sun6i_platform_bootstrap,
525*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
526*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
527*8d564c5dSskrll 	.fp_reset = sun6i_platform_reset,
528*8d564c5dSskrll 	.fp_delay = gtmr_delay,
529*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
530*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
531ddb9dd9cSjmcneill };
532ddb9dd9cSjmcneill 
533*8d564c5dSskrll FDT_PLATFORM(sun50i_a64, "allwinner,sun50i-a64", &sun50i_platform);
534*8d564c5dSskrll FDT_PLATFORM(sun50i_h5, "allwinner,sun50i-h5", &sun50i_platform);
5357a95892cSjmcneill 
536*8d564c5dSskrll static const struct fdt_platform sun50i_h6_platform = {
537*8d564c5dSskrll 	.fp_devmap = sunxi_platform_devmap,
538*8d564c5dSskrll 	.fp_bootstrap = sun50i_h6_platform_bootstrap,
539*8d564c5dSskrll 	.fp_init_attach_args = sunxi_platform_init_attach_args,
540*8d564c5dSskrll 	.fp_device_register = sunxi_platform_device_register,
541*8d564c5dSskrll 	.fp_reset = sun50i_h6_platform_reset,
542*8d564c5dSskrll 	.fp_delay = gtmr_delay,
543*8d564c5dSskrll 	.fp_uart_freq = sunxi_platform_uart_freq,
544*8d564c5dSskrll 	.fp_mpstart = arm_fdt_cpu_mpstart,
5457a95892cSjmcneill };
5467a95892cSjmcneill 
547*8d564c5dSskrll FDT_PLATFORM(sun50i_h6, "allwinner,sun50i-h6", &sun50i_h6_platform);
548