xref: /netbsd-src/sys/arch/arm/sunxi/sun6i_a31_ccu.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: sun6i_a31_ccu.c,v 1.5 2021/01/27 03:10:20 thorpej Exp $ */
2ddb9dd9cSjmcneill 
3ddb9dd9cSjmcneill /*-
4ddb9dd9cSjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
5ddb9dd9cSjmcneill  * Copyright (c) 2017 Emmanuel Vadot <manu@freebsd.org>
6ddb9dd9cSjmcneill  * All rights reserved.
7ddb9dd9cSjmcneill  *
8ddb9dd9cSjmcneill  * Redistribution and use in source and binary forms, with or without
9ddb9dd9cSjmcneill  * modification, are permitted provided that the following conditions
10ddb9dd9cSjmcneill  * are met:
11ddb9dd9cSjmcneill  * 1. Redistributions of source code must retain the above copyright
12ddb9dd9cSjmcneill  *    notice, this list of conditions and the following disclaimer.
13ddb9dd9cSjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
14ddb9dd9cSjmcneill  *    notice, this list of conditions and the following disclaimer in the
15ddb9dd9cSjmcneill  *    documentation and/or other materials provided with the distribution.
16ddb9dd9cSjmcneill  *
17ddb9dd9cSjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18ddb9dd9cSjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19ddb9dd9cSjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20ddb9dd9cSjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21ddb9dd9cSjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
22ddb9dd9cSjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
23ddb9dd9cSjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
24ddb9dd9cSjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25ddb9dd9cSjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26ddb9dd9cSjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27ddb9dd9cSjmcneill  * SUCH DAMAGE.
28ddb9dd9cSjmcneill  */
29ddb9dd9cSjmcneill 
30ddb9dd9cSjmcneill #include <sys/cdefs.h>
31ddb9dd9cSjmcneill 
32*6e54367aSthorpej __KERNEL_RCSID(1, "$NetBSD: sun6i_a31_ccu.c,v 1.5 2021/01/27 03:10:20 thorpej Exp $");
33ddb9dd9cSjmcneill 
34ddb9dd9cSjmcneill #include <sys/param.h>
35ddb9dd9cSjmcneill #include <sys/bus.h>
36ddb9dd9cSjmcneill #include <sys/device.h>
37ddb9dd9cSjmcneill #include <sys/systm.h>
38ddb9dd9cSjmcneill 
39ddb9dd9cSjmcneill #include <dev/fdt/fdtvar.h>
40ddb9dd9cSjmcneill 
41ddb9dd9cSjmcneill #include <arm/sunxi/sunxi_ccu.h>
42ddb9dd9cSjmcneill #include <arm/sunxi/sun6i_a31_ccu.h>
43ddb9dd9cSjmcneill 
44cd12c23aSjmcneill #define	PLL2_CFG_REG		0x008
45ddb9dd9cSjmcneill #define	PLL_PERIPH_CTRL_REG	0x028
46ddb9dd9cSjmcneill #define	AHB1_APB1_CFG_REG	0x054
47ddb9dd9cSjmcneill #define	APB2_CLK_DIV_REG	0x058
48ddb9dd9cSjmcneill #define	AHB1_GATING_REG0	0x060
49ddb9dd9cSjmcneill #define	AHB1_GATING_REG1	0x064
50ddb9dd9cSjmcneill #define	APB1_GATING_REG		0x068
51ddb9dd9cSjmcneill #define	APB2_GATING_REG		0x06c
52ddb9dd9cSjmcneill #define	SD0_CLK_REG		0x088
53ddb9dd9cSjmcneill #define	SD1_CLK_REG		0x08c
54ddb9dd9cSjmcneill #define	SD2_CLK_REG		0x090
55ddb9dd9cSjmcneill #define	SD3_CLK_REG		0x094
56ddb9dd9cSjmcneill #define	USBPHY_CFG_REG		0x0cc
57cd12c23aSjmcneill #define	AUDIO_CODEC_CLK_REG	0x140
58ddb9dd9cSjmcneill #define	BUS_SOFT_RST_REG0	0x2c0
59ddb9dd9cSjmcneill #define	BUS_SOFT_RST_REG1	0x2c4
60ddb9dd9cSjmcneill #define	BUS_SOFT_RST_REG2	0x2c8
61ddb9dd9cSjmcneill #define	BUS_SOFT_RST_REG3	0x2d0
62ddb9dd9cSjmcneill #define	BUS_SOFT_RST_REG4	0x2d8
63ddb9dd9cSjmcneill 
64ddb9dd9cSjmcneill static int sun6i_a31_ccu_match(device_t, cfdata_t, void *);
65ddb9dd9cSjmcneill static void sun6i_a31_ccu_attach(device_t, device_t, void *);
66ddb9dd9cSjmcneill 
67*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
68*6e54367aSthorpej 	{ .compat = "allwinner,sun6i-a31-ccu" },
69*6e54367aSthorpej 	DEVICE_COMPAT_EOL
70ddb9dd9cSjmcneill };
71ddb9dd9cSjmcneill 
72ddb9dd9cSjmcneill CFATTACH_DECL_NEW(sunxi_a31_ccu, sizeof(struct sunxi_ccu_softc),
73ddb9dd9cSjmcneill 	sun6i_a31_ccu_match, sun6i_a31_ccu_attach, NULL, NULL);
74ddb9dd9cSjmcneill 
75ddb9dd9cSjmcneill static struct sunxi_ccu_reset sun6i_a31_ccu_resets[] = {
76ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_USB_PHY0, USBPHY_CFG_REG, 0),
77ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_USB_PHY1, USBPHY_CFG_REG, 1),
78ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_USB_PHY2, USBPHY_CFG_REG, 2),
79ddb9dd9cSjmcneill 
80ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MIPI_DSI, BUS_SOFT_RST_REG0, 1),
81ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SS, BUS_SOFT_RST_REG0, 5),
82ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_DMA, BUS_SOFT_RST_REG0, 6),
83ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MMC0, BUS_SOFT_RST_REG0, 8),
84ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MMC1, BUS_SOFT_RST_REG0, 9),
85ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MMC2, BUS_SOFT_RST_REG0, 10),
86ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MMC3, BUS_SOFT_RST_REG0, 11),
87ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_NAND1, BUS_SOFT_RST_REG0, 12),
88ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_NAND0, BUS_SOFT_RST_REG0, 13),
89ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SDRAM, BUS_SOFT_RST_REG0, 14),
90ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_EMAC, BUS_SOFT_RST_REG0, 17),
91ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_TS, BUS_SOFT_RST_REG0, 18),
92ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_HSTIMER, BUS_SOFT_RST_REG0, 19),
93ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SPI0, BUS_SOFT_RST_REG0, 20),
94ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SPI1, BUS_SOFT_RST_REG0, 21),
95ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SPI2, BUS_SOFT_RST_REG0, 22),
96ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_SPI3, BUS_SOFT_RST_REG0, 23),
97ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_OTG, BUS_SOFT_RST_REG0, 24),
98ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_EHCI0, BUS_SOFT_RST_REG0, 26),
99ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_EHCI1, BUS_SOFT_RST_REG0, 27),
100ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_OHCI0, BUS_SOFT_RST_REG0, 29),
101ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_OHCI1, BUS_SOFT_RST_REG0, 30),
102ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_OHCI2, BUS_SOFT_RST_REG0, 31),
103ddb9dd9cSjmcneill 
104ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_VE, BUS_SOFT_RST_REG1, 0),
105ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_LCD0, BUS_SOFT_RST_REG1, 4),
106ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_LCD1, BUS_SOFT_RST_REG1, 5),
107ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_CSI, BUS_SOFT_RST_REG1, 8),
108ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_HDMI, BUS_SOFT_RST_REG1, 11),
109ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_BE0, BUS_SOFT_RST_REG1, 12),
110ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_BE1, BUS_SOFT_RST_REG1, 13),
111ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_FE0, BUS_SOFT_RST_REG1, 14),
112ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_FE1, BUS_SOFT_RST_REG1, 15),
113ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_MP, BUS_SOFT_RST_REG1, 16),
114ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_GPU, BUS_SOFT_RST_REG1, 20),
115ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_DEU0, BUS_SOFT_RST_REG1, 23),
116ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_DEU1, BUS_SOFT_RST_REG1, 24),
117ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_DRC0, BUS_SOFT_RST_REG1, 25),
118ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_DRC1, BUS_SOFT_RST_REG1, 26),
119ddb9dd9cSjmcneill 
120ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_AHB1_LVDS, BUS_SOFT_RST_REG2, 0),
121ddb9dd9cSjmcneill 
122ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB1_CODEC, BUS_SOFT_RST_REG3, 0),
123ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB1_SPDIF, BUS_SOFT_RST_REG3, 1),
124ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB1_DIGITAL_MIC, BUS_SOFT_RST_REG3, 4),
125ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB1_DAUDIO0, BUS_SOFT_RST_REG3, 12),
126ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB1_DAUDIO1, BUS_SOFT_RST_REG3, 13),
127ddb9dd9cSjmcneill 
128ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_I2C0, BUS_SOFT_RST_REG4, 0),
129ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_I2C1, BUS_SOFT_RST_REG4, 1),
130ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_I2C2, BUS_SOFT_RST_REG4, 2),
131ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_I2C3, BUS_SOFT_RST_REG4, 3),
132ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART0, BUS_SOFT_RST_REG4, 16),
133ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART1, BUS_SOFT_RST_REG4, 17),
134ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART2, BUS_SOFT_RST_REG4, 18),
135ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART3, BUS_SOFT_RST_REG4, 19),
136ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART4, BUS_SOFT_RST_REG4, 20),
137ddb9dd9cSjmcneill 	SUNXI_CCU_RESET(A31_RST_APB2_UART5, BUS_SOFT_RST_REG4, 21),
138ddb9dd9cSjmcneill };
139ddb9dd9cSjmcneill 
140ddb9dd9cSjmcneill static const char *ahb1_parents[] = { "losc", "hosc", "axi", "pll_periph" };
141ddb9dd9cSjmcneill static const char *apb1_parents[] = { "ahb1" };
142ddb9dd9cSjmcneill static const char *apb2_parents[] = { "losc", "hosc", "pll_periph", "pll_periph" };
143ddb9dd9cSjmcneill static const char *mod_parents[] = { "hosc", "pll_periph" };
144ddb9dd9cSjmcneill 
145cd12c23aSjmcneill static const struct sunxi_ccu_nkmp_tbl sun6i_a31_pll_audio_table[] = {
146cd12c23aSjmcneill 	{ 24576000, 85, 0, 20, 3 },
147cd12c23aSjmcneill 	{ 0 }
148cd12c23aSjmcneill };
149cd12c23aSjmcneill 
150ddb9dd9cSjmcneill static struct sunxi_ccu_clk sun6i_a31_ccu_clks[] = {
151cd12c23aSjmcneill 	SUNXI_CCU_NKMP_TABLE(A31_CLK_PLL_AUDIO_BASE, "pll_audio", "hosc",
152cd12c23aSjmcneill 	    PLL2_CFG_REG,		/* reg */
153cd12c23aSjmcneill 	    __BITS(14,8),		/* n */
154cd12c23aSjmcneill 	    0,				/* k */
155cd12c23aSjmcneill 	    __BITS(4,0),		/* m */
156cd12c23aSjmcneill 	    __BITS(19,16),		/* p */
157cd12c23aSjmcneill 	    __BIT(31),			/* enable */
158cd12c23aSjmcneill 	    __BIT(28),			/* lock */
159cd12c23aSjmcneill 	    sun6i_a31_pll_audio_table,	/* table */
160cd12c23aSjmcneill 	    0),
161cd12c23aSjmcneill 
162ddb9dd9cSjmcneill 	SUNXI_CCU_NKMP(A31_CLK_PLL_PERIPH, "pll_periph", "hosc",
163ddb9dd9cSjmcneill 	    PLL_PERIPH_CTRL_REG,	/* reg */
164ddb9dd9cSjmcneill 	    __BITS(12,8),		/* n */
165ddb9dd9cSjmcneill 	    __BITS(5,4), 		/* k */
166ddb9dd9cSjmcneill 	    0,				/* m */
167ddb9dd9cSjmcneill 	    0,				/* p */
168ddb9dd9cSjmcneill 	    __BIT(31),			/* enable */
169ddb9dd9cSjmcneill 	    SUNXI_CCU_NKMP_DIVIDE_BY_TWO),
170ddb9dd9cSjmcneill 
171ddb9dd9cSjmcneill 	SUNXI_CCU_DIV(A31_CLK_APB1, "apb1", apb1_parents,
172ddb9dd9cSjmcneill 	    AHB1_APB1_CFG_REG,	/* reg */
173ddb9dd9cSjmcneill 	    __BITS(9,8),	/* div */
174ddb9dd9cSjmcneill 	    0,			/* sel */
175ddb9dd9cSjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO|SUNXI_CCU_DIV_ZERO_IS_ONE),
176ddb9dd9cSjmcneill 
177ddb9dd9cSjmcneill 	SUNXI_CCU_PREDIV(A31_CLK_AHB1, "ahb1", ahb1_parents,
178ddb9dd9cSjmcneill 	    AHB1_APB1_CFG_REG,	/* reg */
179ddb9dd9cSjmcneill 	    __BITS(7,6),	/* prediv */
180ddb9dd9cSjmcneill 	    __BIT(3),		/* prediv_sel */
181ddb9dd9cSjmcneill 	    __BITS(5,4),	/* div */
182ddb9dd9cSjmcneill 	    __BITS(13,12),	/* sel */
183ddb9dd9cSjmcneill 	    SUNXI_CCU_PREDIV_POWER_OF_TWO),
184ddb9dd9cSjmcneill 
185ddb9dd9cSjmcneill 	SUNXI_CCU_NM(A31_CLK_APB2, "apb2", apb2_parents,
186ddb9dd9cSjmcneill 	    APB2_CLK_DIV_REG,	/* reg */
187ddb9dd9cSjmcneill 	    __BITS(17,16),	/* n */
188ddb9dd9cSjmcneill 	    __BITS(4,0),	/* m */
189ddb9dd9cSjmcneill 	    __BITS(25,24),	/* sel */
190ddb9dd9cSjmcneill 	    0,			/* enable */
191ddb9dd9cSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
192ddb9dd9cSjmcneill 
193ddb9dd9cSjmcneill 	SUNXI_CCU_NM(A31_CLK_MMC0, "mmc0", mod_parents,
194ddb9dd9cSjmcneill 	    SD0_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
195ddb9dd9cSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
196ddb9dd9cSjmcneill 	SUNXI_CCU_NM(A31_CLK_MMC1, "mmc1", mod_parents,
197ddb9dd9cSjmcneill 	    SD1_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
198ddb9dd9cSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
199ddb9dd9cSjmcneill 	SUNXI_CCU_NM(A31_CLK_MMC2, "mmc2", mod_parents,
200ddb9dd9cSjmcneill 	    SD2_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
201ddb9dd9cSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
202ddb9dd9cSjmcneill 	SUNXI_CCU_NM(A31_CLK_MMC3, "mmc3", mod_parents,
203ddb9dd9cSjmcneill 	    SD3_CLK_REG, __BITS(17, 16), __BITS(3,0), __BITS(25, 24), __BIT(31),
204ddb9dd9cSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO|SUNXI_CCU_NM_ROUND_DOWN),
205ddb9dd9cSjmcneill 
2068b237f9dSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_DMA, "ahb1-dma", "ahb1",
2078b237f9dSjmcneill 	    AHB1_GATING_REG0, 6),
208ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_MMC0, "ahb1-mmc0", "ahb1",
209ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 8),
210ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_MMC1, "ahb1-mmc1", "ahb1",
211ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 9),
212ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_MMC2, "ahb1-mmc2", "ahb1",
213ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 10),
214ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_MMC3, "ahb1-mmc3", "ahb1",
215ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 11),
216ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_EMAC, "ahb1-emac", "ahb1",
217ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 17),
218ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_OTG, "ahb1-otg", "ahb1",
219ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 24),
220ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_EHCI0, "ahb1-ehci0", "ahb1",
221ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 26),
222ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_EHCI1, "ahb1-ehci1", "ahb1",
223ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 27),
224ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_OHCI0, "ahb1-ohci0", "ahb1",
225ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 29),
226ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_OHCI1, "ahb1-ohci1", "ahb1",
227ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 30),
228ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_AHB1_OHCI2, "ahb1-ohci2", "ahb1",
229ddb9dd9cSjmcneill 	    AHB1_GATING_REG0, 31),
230ddb9dd9cSjmcneill 
2318b237f9dSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB1_CODEC, "apb1-codec", "apb1",
2328b237f9dSjmcneill 	    APB1_GATING_REG, 0),
2338b237f9dSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB1_PIO, "apb1-pio", "apb1",
23449f361a5Sjmcneill 	    APB1_GATING_REG, 5),
23549f361a5Sjmcneill 
236ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_I2C0, "apb2-i2c0", "apb2",
237ddb9dd9cSjmcneill 	    APB2_GATING_REG, 0),
238ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_I2C1, "apb2-i2c1", "apb2",
239ddb9dd9cSjmcneill 	    APB2_GATING_REG, 1),
240ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_I2C2, "apb2-i2c2", "apb2",
241ddb9dd9cSjmcneill 	    APB2_GATING_REG, 2),
242ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_I2C3, "apb2-i2c3", "apb2",
243ddb9dd9cSjmcneill 	    APB2_GATING_REG, 3),
244ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART0, "apb2-uart0", "apb2",
245ddb9dd9cSjmcneill 	    APB2_GATING_REG, 16),
246ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART1, "apb2-uart1", "apb2",
247ddb9dd9cSjmcneill 	    APB2_GATING_REG, 17),
248ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART2, "apb2-uart2", "apb2",
249ddb9dd9cSjmcneill 	    APB2_GATING_REG, 18),
250ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART3, "apb2-uart3", "apb2",
251ddb9dd9cSjmcneill 	    APB2_GATING_REG, 19),
252ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART4, "apb2-uart4", "apb2",
253ddb9dd9cSjmcneill 	    APB2_GATING_REG, 20),
254ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_APB2_UART5, "apb2-uart5", "apb2",
255ddb9dd9cSjmcneill 	    APB2_GATING_REG, 21),
256ddb9dd9cSjmcneill 
257ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_PHY0, "usb-phy0", "hosc",
258ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 8),
259ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_PHY1, "usb-phy1", "hosc",
260ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 9),
261ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_PHY2, "usb-phy2", "hosc",
262ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 10),
263ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_OHCI0, "usb-ohci0", "hosc",
264ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 16),
265ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_OHCI1, "usb-ohci1", "hosc",
266ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 17),
267ddb9dd9cSjmcneill 	SUNXI_CCU_GATE(A31_CLK_USB_OHCI2, "usb-ohci2", "hosc",
268ddb9dd9cSjmcneill 	    USBPHY_CFG_REG, 18),
269cd12c23aSjmcneill 
270cd12c23aSjmcneill 	SUNXI_CCU_GATE(A31_CLK_CODEC, "codec", "pll_audio",
271cd12c23aSjmcneill 	    AUDIO_CODEC_CLK_REG, 31),
272ddb9dd9cSjmcneill };
273ddb9dd9cSjmcneill 
274ddb9dd9cSjmcneill static int
sun6i_a31_ccu_match(device_t parent,cfdata_t cf,void * aux)275ddb9dd9cSjmcneill sun6i_a31_ccu_match(device_t parent, cfdata_t cf, void *aux)
276ddb9dd9cSjmcneill {
277ddb9dd9cSjmcneill 	struct fdt_attach_args * const faa = aux;
278ddb9dd9cSjmcneill 
279*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
280ddb9dd9cSjmcneill }
281ddb9dd9cSjmcneill 
282ddb9dd9cSjmcneill static void
sun6i_a31_ccu_attach(device_t parent,device_t self,void * aux)283ddb9dd9cSjmcneill sun6i_a31_ccu_attach(device_t parent, device_t self, void *aux)
284ddb9dd9cSjmcneill {
285ddb9dd9cSjmcneill 	struct sunxi_ccu_softc * const sc = device_private(self);
286ddb9dd9cSjmcneill 	struct fdt_attach_args * const faa = aux;
287ddb9dd9cSjmcneill 
288ddb9dd9cSjmcneill 	sc->sc_dev = self;
289ddb9dd9cSjmcneill 	sc->sc_phandle = faa->faa_phandle;
290ddb9dd9cSjmcneill 	sc->sc_bst = faa->faa_bst;
291ddb9dd9cSjmcneill 
292ddb9dd9cSjmcneill 	sc->sc_resets = sun6i_a31_ccu_resets;
293ddb9dd9cSjmcneill 	sc->sc_nresets = __arraycount(sun6i_a31_ccu_resets);
294ddb9dd9cSjmcneill 
295ddb9dd9cSjmcneill 	sc->sc_clks = sun6i_a31_ccu_clks;
296ddb9dd9cSjmcneill 	sc->sc_nclks = __arraycount(sun6i_a31_ccu_clks);
297ddb9dd9cSjmcneill 
298ddb9dd9cSjmcneill 	if (sunxi_ccu_attach(sc) != 0)
299ddb9dd9cSjmcneill 		return;
300ddb9dd9cSjmcneill 
301ddb9dd9cSjmcneill 	aprint_naive("\n");
302ddb9dd9cSjmcneill 	aprint_normal(": A31 CCU\n");
303ddb9dd9cSjmcneill 
304ddb9dd9cSjmcneill 	sunxi_ccu_print(sc);
305ddb9dd9cSjmcneill }
306