xref: /netbsd-src/sys/arch/arm/sunxi/sun5i_a13_ccu.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: sun5i_a13_ccu.c,v 1.6 2021/01/27 03:10:20 thorpej Exp $ */
269b44ac7Sjmcneill 
369b44ac7Sjmcneill /*-
469b44ac7Sjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
569b44ac7Sjmcneill  * All rights reserved.
669b44ac7Sjmcneill  *
769b44ac7Sjmcneill  * Redistribution and use in source and binary forms, with or without
869b44ac7Sjmcneill  * modification, are permitted provided that the following conditions
969b44ac7Sjmcneill  * are met:
1069b44ac7Sjmcneill  * 1. Redistributions of source code must retain the above copyright
1169b44ac7Sjmcneill  *    notice, this list of conditions and the following disclaimer.
1269b44ac7Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
1369b44ac7Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
1469b44ac7Sjmcneill  *    documentation and/or other materials provided with the distribution.
1569b44ac7Sjmcneill  *
1669b44ac7Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1769b44ac7Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1869b44ac7Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1969b44ac7Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
2069b44ac7Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
2169b44ac7Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2269b44ac7Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
2369b44ac7Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
2469b44ac7Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2569b44ac7Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2669b44ac7Sjmcneill  * SUCH DAMAGE.
2769b44ac7Sjmcneill  */
2869b44ac7Sjmcneill 
2969b44ac7Sjmcneill #include <sys/cdefs.h>
3069b44ac7Sjmcneill 
31*6e54367aSthorpej __KERNEL_RCSID(1, "$NetBSD: sun5i_a13_ccu.c,v 1.6 2021/01/27 03:10:20 thorpej Exp $");
3269b44ac7Sjmcneill 
3369b44ac7Sjmcneill #include <sys/param.h>
3469b44ac7Sjmcneill #include <sys/bus.h>
3569b44ac7Sjmcneill #include <sys/device.h>
3669b44ac7Sjmcneill #include <sys/systm.h>
3769b44ac7Sjmcneill 
3869b44ac7Sjmcneill #include <dev/fdt/fdtvar.h>
3969b44ac7Sjmcneill 
4069b44ac7Sjmcneill #include <arm/sunxi/sunxi_ccu.h>
4169b44ac7Sjmcneill #include <arm/sunxi/sun5i_a13_ccu.h>
4269b44ac7Sjmcneill 
4369b44ac7Sjmcneill #define	PLL1_CFG_REG		0x000
444984509eSjmcneill #define	PLL2_CFG_REG		0x008
4569b44ac7Sjmcneill #define	PLL6_CFG_REG		0x028
4669b44ac7Sjmcneill #define	OSC24M_CFG_REG		0x050
4769b44ac7Sjmcneill #define	CPU_AHB_APB0_CFG_REG	0x054
4869b44ac7Sjmcneill #define	APB1_CLK_DIV_REG	0x058
4969b44ac7Sjmcneill #define	AHB_GATING_REG0		0x060
5069b44ac7Sjmcneill #define	AHB_GATING_REG1		0x064
5169b44ac7Sjmcneill #define	APB0_GATING_REG		0x068
5269b44ac7Sjmcneill #define	APB1_GATING_REG		0x06c
53a00dc832Sjmcneill #define	NAND_SCLK_CFG_REG	0x080
54a8ae19afSjmcneill #define	SD0_SCLK_CFG_REG        0x088
55a8ae19afSjmcneill #define	SD1_SCLK_CFG_REG        0x08c
56a8ae19afSjmcneill #define	SD2_SCLK_CFG_REG        0x090
5769b44ac7Sjmcneill #define	USBPHY_CFG_REG		0x0cc
5869b44ac7Sjmcneill #define	BE_CFG_REG		0x104
5969b44ac7Sjmcneill #define	FE_CFG_REG		0x10c
6069b44ac7Sjmcneill #define	CSI_CFG_REG		0x134
6169b44ac7Sjmcneill #define	VE_CFG_REG		0x13c
624984509eSjmcneill #define	AUDIO_CODEC_SCLK_CFG_REG 0x140
6369b44ac7Sjmcneill #define	MALI_CLOCK_CFG_REG	0x154
6469b44ac7Sjmcneill #define	IEP_SCLK_CFG_REG	0x160
6569b44ac7Sjmcneill 
6669b44ac7Sjmcneill static int sun5i_a13_ccu_match(device_t, cfdata_t, void *);
6769b44ac7Sjmcneill static void sun5i_a13_ccu_attach(device_t, device_t, void *);
6869b44ac7Sjmcneill 
69*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
70*6e54367aSthorpej 	{ .compat = "allwinner,sun5i-a13-ccu" },
71*6e54367aSthorpej 	{ .compat = "nextthing,gr8-ccu" },
72*6e54367aSthorpej 	DEVICE_COMPAT_EOL
7369b44ac7Sjmcneill };
7469b44ac7Sjmcneill 
7569b44ac7Sjmcneill CFATTACH_DECL_NEW(sunxi_a13_ccu, sizeof(struct sunxi_ccu_softc),
7669b44ac7Sjmcneill 	sun5i_a13_ccu_match, sun5i_a13_ccu_attach, NULL, NULL);
7769b44ac7Sjmcneill 
7869b44ac7Sjmcneill static struct sunxi_ccu_reset sun5i_a13_ccu_resets[] = {
7969b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_USB_PHY0, USBPHY_CFG_REG, 0),
8069b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_USB_PHY1, USBPHY_CFG_REG, 1),
8169b44ac7Sjmcneill 
8269b44ac7Sjmcneill 	/* Missing: GPS */
8369b44ac7Sjmcneill 
8469b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_DE_BE, BE_CFG_REG, 30),
8569b44ac7Sjmcneill 
8669b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_DE_FE, FE_CFG_REG, 30),
8769b44ac7Sjmcneill 
8869b44ac7Sjmcneill 	/* Missing: TVE */
8969b44ac7Sjmcneill 
9069b44ac7Sjmcneill 	/* Missing: LCD */
9169b44ac7Sjmcneill 
9269b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_CSI, CSI_CFG_REG, 30),
9369b44ac7Sjmcneill 
9469b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_VE, VE_CFG_REG, 0),
9569b44ac7Sjmcneill 
9669b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_GPU, MALI_CLOCK_CFG_REG, 30),
9769b44ac7Sjmcneill 
9869b44ac7Sjmcneill 	SUNXI_CCU_RESET(A13_RST_IEP, IEP_SCLK_CFG_REG, 30),
9969b44ac7Sjmcneill };
10069b44ac7Sjmcneill 
10169b44ac7Sjmcneill static const char *cpu_parents[] = { "losc", "osc24m", "pll_core", "pll_periph" };
10269b44ac7Sjmcneill static const char *axi_parents[] = { "cpu" };
103a8ae19afSjmcneill static const char *ahb_parents[] = { "axi", "cpu", "pll_periph" };
10469b44ac7Sjmcneill static const char *apb0_parents[] = { "ahb" };
105a8ae19afSjmcneill static const char *apb1_parents[] = { "osc24m", "pll_periph", "losc" };
106a8ae19afSjmcneill static const char *mod_parents[] = { "osc24m", "pll_periph", "pll_ddr" };
10769b44ac7Sjmcneill 
1084984509eSjmcneill static const struct sunxi_ccu_nkmp_tbl sun5i_a13_ac_dig_table[] = {
1094984509eSjmcneill 	{ 24576000, 86, 0, 21, 3 },
1104984509eSjmcneill 	{ 0 }
1114984509eSjmcneill };
1124984509eSjmcneill 
11369b44ac7Sjmcneill static struct sunxi_ccu_clk sun5i_a13_ccu_clks[] = {
11469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_HOSC, "osc24m", "hosc",
11569b44ac7Sjmcneill 	    OSC24M_CFG_REG, 0),
11669b44ac7Sjmcneill 
11769b44ac7Sjmcneill 	SUNXI_CCU_NKMP(A13_CLK_PLL_CORE, "pll_core", "osc24m",
11869b44ac7Sjmcneill 	    PLL1_CFG_REG,		/* reg */
11969b44ac7Sjmcneill 	    __BITS(12,8),		/* n */
12069b44ac7Sjmcneill 	    __BITS(5,4), 		/* k */
12169b44ac7Sjmcneill 	    __BITS(1,0),		/* m */
12269b44ac7Sjmcneill 	    __BITS(17,16),		/* p */
12369b44ac7Sjmcneill 	    __BIT(31),			/* enable */
12469b44ac7Sjmcneill 	    SUNXI_CCU_NKMP_FACTOR_P_POW2 | SUNXI_CCU_NKMP_FACTOR_N_EXACT),
12569b44ac7Sjmcneill 
1264984509eSjmcneill 	SUNXI_CCU_NKMP_TABLE(A13_CLK_PLL_AUDIO_BASE, "pll_audio", "osc24m",
1274984509eSjmcneill 	    PLL2_CFG_REG,		/* reg */
1284984509eSjmcneill 	    __BITS(14,8),		/* n */
1294984509eSjmcneill 	    0,				/* k */
1304984509eSjmcneill 	    __BITS(4,0),		/* m */
1314984509eSjmcneill 	    __BITS(29,26),		/* p */
1324984509eSjmcneill 	    __BIT(31),			/* enable */
1334984509eSjmcneill 	    0,				/* lock */
1344984509eSjmcneill 	    sun5i_a13_ac_dig_table,	/* table */
1354984509eSjmcneill 	    0),
1364984509eSjmcneill 
13769b44ac7Sjmcneill 	SUNXI_CCU_NKMP(A13_CLK_PERIPH, "pll_periph", "osc24m",
13869b44ac7Sjmcneill 	    PLL6_CFG_REG,		/* reg */
13969b44ac7Sjmcneill 	    __BITS(12,8),		/* n */
14069b44ac7Sjmcneill 	    __BITS(5,4), 		/* k */
14169b44ac7Sjmcneill 	    __BITS(1,0),		/* m */
14269b44ac7Sjmcneill 	    0,				/* p */
14369b44ac7Sjmcneill 	    __BIT(31),			/* enable */
14469b44ac7Sjmcneill 	    SUNXI_CCU_NKMP_DIVIDE_BY_TWO | SUNXI_CCU_NKMP_FACTOR_N_EXACT),
14569b44ac7Sjmcneill 
14669b44ac7Sjmcneill 	SUNXI_CCU_PREDIV_FIXED(A13_CLK_CPU, "cpu", cpu_parents,
14769b44ac7Sjmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
14869b44ac7Sjmcneill 	    0,				/* prediv */
14969b44ac7Sjmcneill 	    __BIT(3),			/* prediv_sel */
15069b44ac7Sjmcneill 	    6,				/* prediv_fixed */
15169b44ac7Sjmcneill 	    0,				/* div */
15269b44ac7Sjmcneill 	    __BITS(17,16),		/* sel */
15369b44ac7Sjmcneill 	    0),
15469b44ac7Sjmcneill 
15569b44ac7Sjmcneill 	SUNXI_CCU_DIV(A13_CLK_AXI, "axi", axi_parents,
15669b44ac7Sjmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
15769b44ac7Sjmcneill 	    __BITS(1,0),		/* div */
15869b44ac7Sjmcneill 	    0,				/* sel */
15969b44ac7Sjmcneill 	    0),
16069b44ac7Sjmcneill 
16169b44ac7Sjmcneill 	SUNXI_CCU_DIV(A13_CLK_AHB, "ahb", ahb_parents,
16269b44ac7Sjmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
16369b44ac7Sjmcneill 	    0,				/* div */
16469b44ac7Sjmcneill 	    __BITS(5,4),		/* sel */
16569b44ac7Sjmcneill 	    SUNXI_CCU_DIV_POWER_OF_TWO),
16669b44ac7Sjmcneill 
16769b44ac7Sjmcneill 	SUNXI_CCU_DIV(A13_CLK_APB0, "apb0", apb0_parents,
16869b44ac7Sjmcneill 	    CPU_AHB_APB0_CFG_REG,	/* reg */
16969b44ac7Sjmcneill 	    __BITS(9,8),		/* div */
17069b44ac7Sjmcneill 	    0,				/* sel */
17169b44ac7Sjmcneill 	    SUNXI_CCU_DIV_ZERO_IS_ONE | SUNXI_CCU_DIV_POWER_OF_TWO),
17269b44ac7Sjmcneill 
17369b44ac7Sjmcneill 	SUNXI_CCU_NM(A13_CLK_APB1, "apb1", apb1_parents,
17469b44ac7Sjmcneill 	    APB1_CLK_DIV_REG,		/* reg */
17569b44ac7Sjmcneill 	    __BITS(17,16),		/* n */
17669b44ac7Sjmcneill 	    __BITS(4,0),		/* m */
17769b44ac7Sjmcneill 	    __BITS(25,24),		/* sel */
17869b44ac7Sjmcneill 	    0,				/* enable */
17969b44ac7Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
18069b44ac7Sjmcneill 
181a8ae19afSjmcneill 	SUNXI_CCU_NM(A13_CLK_MMC0, "mmc0", mod_parents,
182a8ae19afSjmcneill 	    SD0_SCLK_CFG_REG,		/* reg */
183a8ae19afSjmcneill 	    __BITS(17,16),		/* n */
184a8ae19afSjmcneill 	    __BITS(3,0),		/* m */
185a8ae19afSjmcneill 	    __BITS(25,24),		/* sel */
186a8ae19afSjmcneill 	    __BIT(31),			/* enable */
187a8ae19afSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
188a8ae19afSjmcneill 	SUNXI_CCU_NM(A13_CLK_MMC1, "mmc1", mod_parents,
189a8ae19afSjmcneill 	    SD1_SCLK_CFG_REG,		/* reg */
190a8ae19afSjmcneill 	    __BITS(17,16),		/* n */
191a8ae19afSjmcneill 	    __BITS(3,0),		/* m */
192a8ae19afSjmcneill 	    __BITS(25,24),		/* sel */
193a8ae19afSjmcneill 	    __BIT(31),			/* enable */
194a8ae19afSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
195a8ae19afSjmcneill 	SUNXI_CCU_NM(A13_CLK_MMC2, "mmc2", mod_parents,
196a8ae19afSjmcneill 	    SD2_SCLK_CFG_REG,		/* reg */
197a8ae19afSjmcneill 	    __BITS(17,16),		/* n */
198a8ae19afSjmcneill 	    __BITS(3,0),		/* m */
199a8ae19afSjmcneill 	    __BITS(25,24),		/* sel */
200a8ae19afSjmcneill 	    __BIT(31),			/* enable */
201a8ae19afSjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
202a8ae19afSjmcneill 
203a00dc832Sjmcneill 	SUNXI_CCU_NM(A13_CLK_NAND, "nand", mod_parents,
204a00dc832Sjmcneill 	    NAND_SCLK_CFG_REG,		/* reg */
205a00dc832Sjmcneill 	    __BITS(17,16),		/* n */
206a00dc832Sjmcneill 	    __BITS(3,0),		/* m */
207a00dc832Sjmcneill 	    __BITS(25,24),		/* sel */
208a00dc832Sjmcneill 	    __BIT(31),			/* enable */
209a00dc832Sjmcneill 	    SUNXI_CCU_NM_POWER_OF_TWO),
210a00dc832Sjmcneill 
21169b44ac7Sjmcneill 	/* AHB_GATING_REG0. Missing: SS, EMAC, TS, GPS */
21269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_OTG, "ahb-otg", "ahb",
21369b44ac7Sjmcneill 	    AHB_GATING_REG0, 0),
21469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_EHCI, "ahb-ehci", "ahb",
21569b44ac7Sjmcneill 	    AHB_GATING_REG0, 1),
21669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_OHCI, "ahb-ohci", "ahb",
21769b44ac7Sjmcneill 	    AHB_GATING_REG0, 2),
21869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_DMA, "ahb-dma", "ahb",
21969b44ac7Sjmcneill 	    AHB_GATING_REG0, 6),
22069b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_BIST, "ahb-bist", "ahb",
22169b44ac7Sjmcneill 	    AHB_GATING_REG0, 7),
22269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_MMC0, "ahb-mmc0", "ahb",
22369b44ac7Sjmcneill 	    AHB_GATING_REG0, 8),
22469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_MMC1, "ahb-mmc1", "ahb",
22569b44ac7Sjmcneill 	    AHB_GATING_REG0, 9),
22669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_MMC2, "ahb-mmc2", "ahb",
22769b44ac7Sjmcneill 	    AHB_GATING_REG0, 10),
22869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_NAND, "ahb-nand", "ahb",
22969b44ac7Sjmcneill 	    AHB_GATING_REG0, 13),
23069b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_SDRAM, "ahb-sdram", "ahb",
23169b44ac7Sjmcneill 	    AHB_GATING_REG0, 14),
23269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_SPI0, "ahb-spi0", "ahb",
23369b44ac7Sjmcneill 	    AHB_GATING_REG0, 20),
23469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_SPI1, "ahb-spi1", "ahb",
23569b44ac7Sjmcneill 	    AHB_GATING_REG0, 21),
23669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_SPI2, "ahb-spi2", "ahb",
23769b44ac7Sjmcneill 	    AHB_GATING_REG0, 22),
23869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_HSTIMER, "ahb-hstimer", "ahb",
23969b44ac7Sjmcneill 	    AHB_GATING_REG0, 28),
24069b44ac7Sjmcneill 
24169b44ac7Sjmcneill 	/* AHB_GATING_REG1. Missing: TVE, HDMI */
24269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_VE, "ahb-ve", "ahb",
24369b44ac7Sjmcneill 	    AHB_GATING_REG1, 0),
24469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_LCD, "ahb-lcd", "ahb",
24569b44ac7Sjmcneill 	    AHB_GATING_REG1, 4),
24669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_CSI, "ahb-csi", "ahb",
24769b44ac7Sjmcneill 	    AHB_GATING_REG1, 8),
24869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_DE_BE, "ahb-de_be", "ahb",
24969b44ac7Sjmcneill 	    AHB_GATING_REG1, 12),
25069b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_DE_FE, "ahb-de_fe", "ahb",
25169b44ac7Sjmcneill 	    AHB_GATING_REG1, 14),
25269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_IEP, "ahb-iep", "ahb",
25369b44ac7Sjmcneill 	    AHB_GATING_REG1, 19),
25469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_AHB_GPU, "ahb-gpu", "ahb",
25569b44ac7Sjmcneill 	    AHB_GATING_REG1, 20),
25669b44ac7Sjmcneill 
25769b44ac7Sjmcneill 	/* APB0_GATING_REG. Missing: SPDIF, I2S, KEYPAD */
25869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB0_CODEC, "apb0-codec", "apb0",
25969b44ac7Sjmcneill 	    APB0_GATING_REG, 0),
26069b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB0_PIO, "apb0-pio", "apb0",
26169b44ac7Sjmcneill 	    APB0_GATING_REG, 5),
26269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB0_IR, "apb0-ir", "apb0",
26369b44ac7Sjmcneill 	    APB0_GATING_REG, 6),
26469b44ac7Sjmcneill 
26569b44ac7Sjmcneill 	/* APB1_GATING_REG. Missing: UART0, UART2 */
26669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB1_I2C0, "apb1-i2c0", "apb1",
26769b44ac7Sjmcneill 	    APB1_GATING_REG, 0),
26869b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB1_I2C1, "apb1-i2c1", "apb1",
26969b44ac7Sjmcneill 	    APB1_GATING_REG, 1),
27069b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB1_I2C2, "apb1-i2c2", "apb1",
27169b44ac7Sjmcneill 	    APB1_GATING_REG, 2),
27269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB1_UART1, "apb1-uart1", "apb1",
27369b44ac7Sjmcneill 	    APB1_GATING_REG, 17),
27469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_APB1_UART3, "apb1-uart3", "apb1",
27569b44ac7Sjmcneill 	    APB1_GATING_REG, 19),
27669b44ac7Sjmcneill 
2774984509eSjmcneill 	/* AUDIO_CODEC_SCLK_CFG_REG */
2784984509eSjmcneill 	SUNXI_CCU_GATE(A13_CLK_CODEC, "codec", "pll_audio",
2794984509eSjmcneill 	    AUDIO_CODEC_SCLK_CFG_REG, 31),
2804984509eSjmcneill 
28169b44ac7Sjmcneill 	/* USBPHY_CFG_REG */
28269b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_USB_OHCI, "usb-ohci", "osc24m",
28369b44ac7Sjmcneill 	    USBPHY_CFG_REG, 6),
28469b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_USB_PHY0, "usb-phy0", "osc24m",
28569b44ac7Sjmcneill 	    USBPHY_CFG_REG, 8),
28669b44ac7Sjmcneill 	SUNXI_CCU_GATE(A13_CLK_USB_PHY1, "usb-phy1", "osc24m",
28769b44ac7Sjmcneill 	    USBPHY_CFG_REG, 9),
28869b44ac7Sjmcneill };
28969b44ac7Sjmcneill 
29069b44ac7Sjmcneill static int
sun5i_a13_ccu_match(device_t parent,cfdata_t cf,void * aux)29169b44ac7Sjmcneill sun5i_a13_ccu_match(device_t parent, cfdata_t cf, void *aux)
29269b44ac7Sjmcneill {
29369b44ac7Sjmcneill 	struct fdt_attach_args * const faa = aux;
29469b44ac7Sjmcneill 
295*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
29669b44ac7Sjmcneill }
29769b44ac7Sjmcneill 
29869b44ac7Sjmcneill static void
sun5i_a13_ccu_attach(device_t parent,device_t self,void * aux)29969b44ac7Sjmcneill sun5i_a13_ccu_attach(device_t parent, device_t self, void *aux)
30069b44ac7Sjmcneill {
30169b44ac7Sjmcneill 	struct sunxi_ccu_softc * const sc = device_private(self);
30269b44ac7Sjmcneill 	struct fdt_attach_args * const faa = aux;
30369b44ac7Sjmcneill 
30469b44ac7Sjmcneill 	sc->sc_dev = self;
30569b44ac7Sjmcneill 	sc->sc_phandle = faa->faa_phandle;
30669b44ac7Sjmcneill 	sc->sc_bst = faa->faa_bst;
30769b44ac7Sjmcneill 
30869b44ac7Sjmcneill 	sc->sc_resets = sun5i_a13_ccu_resets;
30969b44ac7Sjmcneill 	sc->sc_nresets = __arraycount(sun5i_a13_ccu_resets);
31069b44ac7Sjmcneill 
31169b44ac7Sjmcneill 	sc->sc_clks = sun5i_a13_ccu_clks;
31269b44ac7Sjmcneill 	sc->sc_nclks = __arraycount(sun5i_a13_ccu_clks);
31369b44ac7Sjmcneill 
31469b44ac7Sjmcneill 	if (sunxi_ccu_attach(sc) != 0)
31569b44ac7Sjmcneill 		return;
31669b44ac7Sjmcneill 
31769b44ac7Sjmcneill 	aprint_naive("\n");
31869b44ac7Sjmcneill 	aprint_normal(": A13 CCU\n");
31969b44ac7Sjmcneill 
32069b44ac7Sjmcneill 	sunxi_ccu_print(sc);
32169b44ac7Sjmcneill }
322