xref: /netbsd-src/sys/arch/arm/sunxi/sun4i_dma.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: sun4i_dma.c,v 1.8 2021/01/27 03:10:20 thorpej Exp $ */
2cdcf8af9Sjmcneill 
3cdcf8af9Sjmcneill /*-
4cdcf8af9Sjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
5cdcf8af9Sjmcneill  * All rights reserved.
6cdcf8af9Sjmcneill  *
7cdcf8af9Sjmcneill  * Redistribution and use in source and binary forms, with or without
8cdcf8af9Sjmcneill  * modification, are permitted provided that the following conditions
9cdcf8af9Sjmcneill  * are met:
10cdcf8af9Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11cdcf8af9Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12cdcf8af9Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13cdcf8af9Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14cdcf8af9Sjmcneill  *    documentation and/or other materials provided with the distribution.
15cdcf8af9Sjmcneill  *
16cdcf8af9Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17cdcf8af9Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18cdcf8af9Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19cdcf8af9Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20cdcf8af9Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21cdcf8af9Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22cdcf8af9Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23cdcf8af9Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24cdcf8af9Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25cdcf8af9Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26cdcf8af9Sjmcneill  * SUCH DAMAGE.
27cdcf8af9Sjmcneill  */
28cdcf8af9Sjmcneill 
29cdcf8af9Sjmcneill #include "opt_ddb.h"
30cdcf8af9Sjmcneill 
31cdcf8af9Sjmcneill #include <sys/cdefs.h>
32*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: sun4i_dma.c,v 1.8 2021/01/27 03:10:20 thorpej Exp $");
33cdcf8af9Sjmcneill 
34cdcf8af9Sjmcneill #include <sys/param.h>
35cdcf8af9Sjmcneill #include <sys/bus.h>
36cdcf8af9Sjmcneill #include <sys/device.h>
37cdcf8af9Sjmcneill #include <sys/intr.h>
38cdcf8af9Sjmcneill #include <sys/systm.h>
39cdcf8af9Sjmcneill #include <sys/mutex.h>
40cdcf8af9Sjmcneill #include <sys/bitops.h>
41cdcf8af9Sjmcneill #include <sys/kmem.h>
42cdcf8af9Sjmcneill 
43cdcf8af9Sjmcneill #include <dev/fdt/fdtvar.h>
44cdcf8af9Sjmcneill 
45cdcf8af9Sjmcneill #define	DMA_MAX_TYPES		2
46cdcf8af9Sjmcneill #define	 DMA_TYPE_NORMAL	0
47cdcf8af9Sjmcneill #define	 DMA_TYPE_DEDICATED	1
48cdcf8af9Sjmcneill #define	DMA_MAX_CHANNELS	8
49cdcf8af9Sjmcneill #define	DMA_MAX_DRQS		32
50cdcf8af9Sjmcneill 
51cdcf8af9Sjmcneill #define	DRQ_TYPE_SDRAM		0x16
52cdcf8af9Sjmcneill 
53cdcf8af9Sjmcneill #define	DMA_IRQ_EN_REG		0x00
54cdcf8af9Sjmcneill #define	DMA_IRQ_PEND_STAS_REG	0x04
55cdcf8af9Sjmcneill #define	 DMA_IRQ_PEND_STAS_END_MASK	0xaaaaaaaa
56cdcf8af9Sjmcneill #define	NDMA_CTRL_REG(n)	(0x100 + (n) * 0x20)
57cdcf8af9Sjmcneill #define	 NDMA_CTRL_LOAD			__BIT(31)
58cdcf8af9Sjmcneill #define	 NDMA_CTRL_CONTI_EN		__BIT(30)
59cdcf8af9Sjmcneill #define	 NDMA_CTRL_WAIT_STATE		__BITS(29,27)
60cdcf8af9Sjmcneill #define	 NDMA_CTRL_DST_DATA_WIDTH	__BITS(26,25)
61cdcf8af9Sjmcneill #define	 NDMA_CTRL_DST_BST_LEN		__BITS(24,23)
62cdcf8af9Sjmcneill #define	 NDMA_CTRL_DST_ADDR_TYPE	__BIT(21)
63cdcf8af9Sjmcneill #define	 NDMA_CTRL_DST_DRQ_TYPE		__BITS(20,16)
64cdcf8af9Sjmcneill #define	 NDMA_CTRL_BC_MODE_SEL		__BIT(15)
65cdcf8af9Sjmcneill #define	 NDMA_CTRL_SRC_DATA_WIDTH	__BITS(10,9)
66cdcf8af9Sjmcneill #define	 NDMA_CTRL_SRC_BST_LEN		__BITS(8,7)
67cdcf8af9Sjmcneill #define	 NDMA_CTRL_SRC_ADDR_TYPE	__BIT(5)
68cdcf8af9Sjmcneill #define	 NDMA_CTRL_SRC_DRQ_TYPE		__BITS(4,0)
69cdcf8af9Sjmcneill #define	NDMA_SRC_ADDR_REG(n)	(0x100 + (n) * 0x20 + 0x4)
70cdcf8af9Sjmcneill #define	NDMA_DEST_ADDR_REG(n)	(0x100 + (n) * 0x20 + 0x8)
71cdcf8af9Sjmcneill #define	NDMA_BC_REG(n)		(0x100 + (n) * 0x20 + 0xc)
72cdcf8af9Sjmcneill #define	DDMA_CTRL_REG(n)	(0x300 + (n) * 0x20)
73cdcf8af9Sjmcneill #define	 DDMA_CTRL_LOAD			__BIT(31)
74cdcf8af9Sjmcneill #define	 DDMA_CTRL_BSY_STA		__BIT(30)
75cdcf8af9Sjmcneill #define	 DDMA_CTRL_CONTI_EN		__BIT(29)
76cdcf8af9Sjmcneill #define	 DDMA_CTRL_DST_DATA_WIDTH	__BITS(26,25)
77cdcf8af9Sjmcneill #define	 DDMA_CTRL_DST_BST_LEN		__BITS(24,23)
78cdcf8af9Sjmcneill #define	 DDMA_CTRL_DST_ADDR_MODE	__BITS(22,21)
79cdcf8af9Sjmcneill #define	 DDMA_CTRL_DST_DRQ_TYPE		__BITS(20,16)
80cdcf8af9Sjmcneill #define	 DDMA_CTRL_BC_MODE_SEL		__BIT(15)
81cdcf8af9Sjmcneill #define	 DDMA_CTRL_SRC_DATA_WIDTH	__BITS(10,9)
82cdcf8af9Sjmcneill #define	 DDMA_CTRL_SRC_BST_LEN		__BITS(8,7)
83cdcf8af9Sjmcneill #define	 DDMA_CTRL_SRC_ADDR_MODE	__BITS(6,5)
84cdcf8af9Sjmcneill #define	 DDMA_CTRL_SRC_DRQ_TYPE		__BITS(4,0)
85cdcf8af9Sjmcneill #define	DDMA_SRC_ADDR_REG(n)	(0x300 + (n) * 0x20 + 0x4)
86cdcf8af9Sjmcneill #define	DDMA_DEST_ADDR_REG(n)	(0x300 + (n) * 0x20 + 0x8)
87cdcf8af9Sjmcneill #define	DDMA_BC_REG(n)		(0x300 + (n) * 0x20 + 0xc)
88cdcf8af9Sjmcneill #define	DDMA_PARA_REG(n)	(0x300 + (n) * 0x20 + 0x18)
89cdcf8af9Sjmcneill #define	 DDMA_PARA_DST_DATA_BLK_SIZE	__BITS(31,24)
90cdcf8af9Sjmcneill #define	 DDMA_PARA_DST_WAIT_CLK_CYC	__BITS(23,16)
91cdcf8af9Sjmcneill #define	 DDMA_PARA_SRC_DATA_BLK_SIZE	__BITS(15,8)
92cdcf8af9Sjmcneill #define	 DDMA_PARA_SRC_WAIT_CLK_CYC	__BITS(7,0)
93665d3c25Sjmcneill #define	 DDMA_PARA_VALUE				\
94665d3c25Sjmcneill 	  (__SHIFTIN(1, DDMA_PARA_DST_DATA_BLK_SIZE) |	\
95665d3c25Sjmcneill 	   __SHIFTIN(1, DDMA_PARA_SRC_DATA_BLK_SIZE) |	\
96665d3c25Sjmcneill 	   __SHIFTIN(2, DDMA_PARA_DST_WAIT_CLK_CYC) |	\
97665d3c25Sjmcneill 	   __SHIFTIN(2, DDMA_PARA_SRC_WAIT_CLK_CYC))
98cdcf8af9Sjmcneill 
99646c0f59Sthorpej static const struct device_compatible_entry compat_data[] = {
100646c0f59Sthorpej 	{ .compat = "allwinner,sun4i-a10-dma" },
101ec189949Sthorpej 	DEVICE_COMPAT_EOL
102cdcf8af9Sjmcneill };
103cdcf8af9Sjmcneill 
104cdcf8af9Sjmcneill struct sun4idma_channel {
105cdcf8af9Sjmcneill 	uint8_t			ch_type;
106cdcf8af9Sjmcneill 	uint8_t			ch_index;
107cdcf8af9Sjmcneill 	uint32_t		ch_irqmask;
108cdcf8af9Sjmcneill 	void			(*ch_callback)(void *);
109cdcf8af9Sjmcneill 	void			*ch_callbackarg;
110cdcf8af9Sjmcneill 	u_int			ch_drq;
111cdcf8af9Sjmcneill };
112cdcf8af9Sjmcneill 
113cdcf8af9Sjmcneill struct sun4idma_softc {
114cdcf8af9Sjmcneill 	device_t		sc_dev;
115cdcf8af9Sjmcneill 	bus_space_tag_t		sc_bst;
116cdcf8af9Sjmcneill 	bus_space_handle_t	sc_bsh;
117cdcf8af9Sjmcneill 	bus_dma_tag_t		sc_dmat;
118cdcf8af9Sjmcneill 	int			sc_phandle;
119cdcf8af9Sjmcneill 	void			*sc_ih;
120cdcf8af9Sjmcneill 
121cdcf8af9Sjmcneill 	kmutex_t		sc_lock;
122cdcf8af9Sjmcneill 
123cdcf8af9Sjmcneill 	struct sun4idma_channel	sc_chan[DMA_MAX_TYPES][DMA_MAX_CHANNELS];
124cdcf8af9Sjmcneill };
125cdcf8af9Sjmcneill 
126cdcf8af9Sjmcneill #define DMA_READ(sc, reg)		\
127cdcf8af9Sjmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
128cdcf8af9Sjmcneill #define DMA_WRITE(sc, reg, val)		\
129cdcf8af9Sjmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
130cdcf8af9Sjmcneill 
131cdcf8af9Sjmcneill static void *
sun4idma_acquire(device_t dev,const void * data,size_t len,void (* cb)(void *),void * cbarg)132cdcf8af9Sjmcneill sun4idma_acquire(device_t dev, const void *data, size_t len,
133cdcf8af9Sjmcneill     void (*cb)(void *), void *cbarg)
134cdcf8af9Sjmcneill {
135cdcf8af9Sjmcneill 	struct sun4idma_softc *sc = device_private(dev);
136cdcf8af9Sjmcneill 	struct sun4idma_channel *ch = NULL;
137cdcf8af9Sjmcneill 	const uint32_t *specifier = data;
138cdcf8af9Sjmcneill 	uint32_t irqen;
139cdcf8af9Sjmcneill 	uint8_t index;
140cdcf8af9Sjmcneill 
141cdcf8af9Sjmcneill 	if (len != 8)
142cdcf8af9Sjmcneill 		return NULL;
143cdcf8af9Sjmcneill 
144cdcf8af9Sjmcneill 	const u_int type = be32toh(specifier[0]);
145cdcf8af9Sjmcneill 	const u_int drq = be32toh(specifier[1]);
146cdcf8af9Sjmcneill 
147cdcf8af9Sjmcneill 	if (type >= DMA_MAX_TYPES || drq >= DMA_MAX_DRQS)
148cdcf8af9Sjmcneill 		return NULL;
149cdcf8af9Sjmcneill 
150cdcf8af9Sjmcneill 	mutex_enter(&sc->sc_lock);
151cdcf8af9Sjmcneill 
152cdcf8af9Sjmcneill 	for (index = 0; index < DMA_MAX_CHANNELS; index++) {
153cdcf8af9Sjmcneill 		if (sc->sc_chan[type][index].ch_callback == NULL) {
154cdcf8af9Sjmcneill 			ch = &sc->sc_chan[type][index];
155cdcf8af9Sjmcneill 			ch->ch_callback = cb;
156cdcf8af9Sjmcneill 			ch->ch_callbackarg = cbarg;
157cdcf8af9Sjmcneill 			ch->ch_drq = drq;
158cdcf8af9Sjmcneill 
159cdcf8af9Sjmcneill 			irqen = DMA_READ(sc, DMA_IRQ_EN_REG);
160cdcf8af9Sjmcneill 			irqen |= ch->ch_irqmask;
161cdcf8af9Sjmcneill 			DMA_WRITE(sc, DMA_IRQ_EN_REG, irqen);
162cdcf8af9Sjmcneill 
163cdcf8af9Sjmcneill 			break;
164cdcf8af9Sjmcneill 		}
165cdcf8af9Sjmcneill 	}
166cdcf8af9Sjmcneill 
167cdcf8af9Sjmcneill 	mutex_exit(&sc->sc_lock);
168cdcf8af9Sjmcneill 
169cdcf8af9Sjmcneill 	return ch;
170cdcf8af9Sjmcneill }
171cdcf8af9Sjmcneill 
172cdcf8af9Sjmcneill static void
sun4idma_release(device_t dev,void * priv)173cdcf8af9Sjmcneill sun4idma_release(device_t dev, void *priv)
174cdcf8af9Sjmcneill {
175cdcf8af9Sjmcneill 	struct sun4idma_softc *sc = device_private(dev);
176cdcf8af9Sjmcneill 	struct sun4idma_channel *ch = priv;
177cdcf8af9Sjmcneill 	uint32_t irqen;
178cdcf8af9Sjmcneill 
179cdcf8af9Sjmcneill 	mutex_enter(&sc->sc_lock);
180cdcf8af9Sjmcneill 
181cdcf8af9Sjmcneill 	irqen = DMA_READ(sc, DMA_IRQ_EN_REG);
182cdcf8af9Sjmcneill 	irqen &= ~ch->ch_irqmask;
183cdcf8af9Sjmcneill 	DMA_WRITE(sc, DMA_IRQ_EN_REG, irqen);
184cdcf8af9Sjmcneill 
185cdcf8af9Sjmcneill 	ch->ch_callback = NULL;
186cdcf8af9Sjmcneill 	ch->ch_callbackarg = NULL;
187cdcf8af9Sjmcneill 
188cdcf8af9Sjmcneill 	mutex_exit(&sc->sc_lock);
189cdcf8af9Sjmcneill }
190cdcf8af9Sjmcneill 
191cdcf8af9Sjmcneill static int
sun4idma_transfer_ndma(struct sun4idma_softc * sc,struct sun4idma_channel * ch,struct fdtbus_dma_req * req)192cdcf8af9Sjmcneill sun4idma_transfer_ndma(struct sun4idma_softc *sc, struct sun4idma_channel *ch,
193cdcf8af9Sjmcneill    struct fdtbus_dma_req *req)
194cdcf8af9Sjmcneill {
195cdcf8af9Sjmcneill 	uint32_t cfg, mem_cfg, dev_cfg, src, dst;
196cdcf8af9Sjmcneill 	uint32_t mem_width, dev_width, mem_burst, dev_burst;
197cdcf8af9Sjmcneill 
198cdcf8af9Sjmcneill 	mem_width = req->dreq_mem_opt.opt_bus_width >> 4;
199cdcf8af9Sjmcneill 	dev_width = req->dreq_dev_opt.opt_bus_width >> 4;
200cdcf8af9Sjmcneill 	mem_burst = req->dreq_mem_opt.opt_burst_len == 1 ? 0 :
201cdcf8af9Sjmcneill 		    (req->dreq_mem_opt.opt_burst_len >> 3) + 1;
202cdcf8af9Sjmcneill 	dev_burst = req->dreq_dev_opt.opt_burst_len == 1 ? 0 :
203cdcf8af9Sjmcneill 		    (req->dreq_dev_opt.opt_burst_len >> 3) + 1;
204cdcf8af9Sjmcneill 
205cdcf8af9Sjmcneill 	mem_cfg = __SHIFTIN(mem_width, NDMA_CTRL_SRC_DATA_WIDTH) |
206cdcf8af9Sjmcneill 	    __SHIFTIN(mem_burst, NDMA_CTRL_SRC_BST_LEN) |
207cdcf8af9Sjmcneill 	    __SHIFTIN(DRQ_TYPE_SDRAM, NDMA_CTRL_SRC_DRQ_TYPE);
208cdcf8af9Sjmcneill 	dev_cfg = __SHIFTIN(dev_width, NDMA_CTRL_SRC_DATA_WIDTH) |
209cdcf8af9Sjmcneill 	    __SHIFTIN(dev_burst, NDMA_CTRL_SRC_BST_LEN) |
210cdcf8af9Sjmcneill 	    __SHIFTIN(ch->ch_drq, NDMA_CTRL_SRC_DRQ_TYPE) |
211cdcf8af9Sjmcneill 	    NDMA_CTRL_SRC_ADDR_TYPE;
212cdcf8af9Sjmcneill 
213cdcf8af9Sjmcneill 	if (req->dreq_dir == FDT_DMA_READ) {
214cdcf8af9Sjmcneill 		src = req->dreq_dev_phys;
215cdcf8af9Sjmcneill 		dst = req->dreq_segs[0].ds_addr;
216cdcf8af9Sjmcneill 		cfg = mem_cfg << 16 | dev_cfg;
217cdcf8af9Sjmcneill 	} else {
218cdcf8af9Sjmcneill 		src = req->dreq_segs[0].ds_addr;
219cdcf8af9Sjmcneill 		dst = req->dreq_dev_phys;
220cdcf8af9Sjmcneill 		cfg = dev_cfg << 16 | mem_cfg;
221cdcf8af9Sjmcneill 	}
222cdcf8af9Sjmcneill 
223cdcf8af9Sjmcneill 	DMA_WRITE(sc, NDMA_SRC_ADDR_REG(ch->ch_index), src);
224cdcf8af9Sjmcneill 	DMA_WRITE(sc, NDMA_DEST_ADDR_REG(ch->ch_index), dst);
225cdcf8af9Sjmcneill 	DMA_WRITE(sc, NDMA_BC_REG(ch->ch_index), req->dreq_segs[0].ds_len);
226cdcf8af9Sjmcneill 	DMA_WRITE(sc, NDMA_CTRL_REG(ch->ch_index), cfg | NDMA_CTRL_LOAD);
227cdcf8af9Sjmcneill 
228cdcf8af9Sjmcneill 	return 0;
229cdcf8af9Sjmcneill }
230cdcf8af9Sjmcneill 
231cdcf8af9Sjmcneill static int
sun4idma_transfer_ddma(struct sun4idma_softc * sc,struct sun4idma_channel * ch,struct fdtbus_dma_req * req)232cdcf8af9Sjmcneill sun4idma_transfer_ddma(struct sun4idma_softc *sc, struct sun4idma_channel *ch,
233cdcf8af9Sjmcneill    struct fdtbus_dma_req *req)
234cdcf8af9Sjmcneill {
235cdcf8af9Sjmcneill 	uint32_t cfg, mem_cfg, dev_cfg, src, dst;
236cdcf8af9Sjmcneill 	uint32_t mem_width, dev_width, mem_burst, dev_burst;
237cdcf8af9Sjmcneill 
238cdcf8af9Sjmcneill 	mem_width = req->dreq_mem_opt.opt_bus_width >> 4;
239cdcf8af9Sjmcneill 	dev_width = req->dreq_dev_opt.opt_bus_width >> 4;
240cdcf8af9Sjmcneill 	mem_burst = req->dreq_mem_opt.opt_burst_len == 1 ? 0 :
241cdcf8af9Sjmcneill 		    (req->dreq_mem_opt.opt_burst_len >> 3) + 1;
242cdcf8af9Sjmcneill 	dev_burst = req->dreq_dev_opt.opt_burst_len == 1 ? 0 :
243cdcf8af9Sjmcneill 		    (req->dreq_dev_opt.opt_burst_len >> 3) + 1;
244cdcf8af9Sjmcneill 
245cdcf8af9Sjmcneill 	mem_cfg = __SHIFTIN(mem_width, DDMA_CTRL_SRC_DATA_WIDTH) |
246cdcf8af9Sjmcneill 	    __SHIFTIN(mem_burst, DDMA_CTRL_SRC_BST_LEN) |
247cdcf8af9Sjmcneill 	    __SHIFTIN(DRQ_TYPE_SDRAM, DDMA_CTRL_SRC_DRQ_TYPE) |
248cdcf8af9Sjmcneill 	    __SHIFTIN(0, DDMA_CTRL_SRC_ADDR_MODE);
249cdcf8af9Sjmcneill 	dev_cfg = __SHIFTIN(dev_width, DDMA_CTRL_SRC_DATA_WIDTH) |
250cdcf8af9Sjmcneill 	    __SHIFTIN(dev_burst, DDMA_CTRL_SRC_BST_LEN) |
251cdcf8af9Sjmcneill 	    __SHIFTIN(ch->ch_drq, DDMA_CTRL_SRC_DRQ_TYPE) |
252cdcf8af9Sjmcneill 	    __SHIFTIN(1, DDMA_CTRL_SRC_ADDR_MODE);
253cdcf8af9Sjmcneill 
254cdcf8af9Sjmcneill 	if (req->dreq_dir == FDT_DMA_READ) {
255cdcf8af9Sjmcneill 		src = req->dreq_dev_phys;
256cdcf8af9Sjmcneill 		dst = req->dreq_segs[0].ds_addr;
257cdcf8af9Sjmcneill 		cfg = mem_cfg << 16 | dev_cfg;
258cdcf8af9Sjmcneill 	} else {
259cdcf8af9Sjmcneill 		src = req->dreq_segs[0].ds_addr;
260cdcf8af9Sjmcneill 		dst = req->dreq_dev_phys;
261cdcf8af9Sjmcneill 		cfg = dev_cfg << 16 | mem_cfg;
262cdcf8af9Sjmcneill 	}
263cdcf8af9Sjmcneill 
264cdcf8af9Sjmcneill 	DMA_WRITE(sc, DDMA_SRC_ADDR_REG(ch->ch_index), src);
265cdcf8af9Sjmcneill 	DMA_WRITE(sc, DDMA_DEST_ADDR_REG(ch->ch_index), dst);
266cdcf8af9Sjmcneill 	DMA_WRITE(sc, DDMA_BC_REG(ch->ch_index), req->dreq_segs[0].ds_len);
267665d3c25Sjmcneill 	DMA_WRITE(sc, DDMA_PARA_REG(ch->ch_index), DDMA_PARA_VALUE);
268cdcf8af9Sjmcneill 	DMA_WRITE(sc, DDMA_CTRL_REG(ch->ch_index), cfg | DDMA_CTRL_LOAD);
269cdcf8af9Sjmcneill 
270cdcf8af9Sjmcneill 	return 0;
271cdcf8af9Sjmcneill }
272cdcf8af9Sjmcneill 
273cdcf8af9Sjmcneill static int
sun4idma_transfer(device_t dev,void * priv,struct fdtbus_dma_req * req)274cdcf8af9Sjmcneill sun4idma_transfer(device_t dev, void *priv, struct fdtbus_dma_req *req)
275cdcf8af9Sjmcneill {
276cdcf8af9Sjmcneill 	struct sun4idma_softc *sc = device_private(dev);
277cdcf8af9Sjmcneill 	struct sun4idma_channel *ch = priv;
278cdcf8af9Sjmcneill 
279cdcf8af9Sjmcneill 	if (req->dreq_nsegs != 1)
280cdcf8af9Sjmcneill 		return EINVAL;
281cdcf8af9Sjmcneill 
282cdcf8af9Sjmcneill 	if (ch->ch_type == DMA_TYPE_NORMAL)
283cdcf8af9Sjmcneill 		return sun4idma_transfer_ndma(sc, ch, req);
284cdcf8af9Sjmcneill 	else
285cdcf8af9Sjmcneill 		return sun4idma_transfer_ddma(sc, ch, req);
286cdcf8af9Sjmcneill }
287cdcf8af9Sjmcneill 
288cdcf8af9Sjmcneill static void
sun4idma_halt(device_t dev,void * priv)289cdcf8af9Sjmcneill sun4idma_halt(device_t dev, void *priv)
290cdcf8af9Sjmcneill {
291cdcf8af9Sjmcneill 	struct sun4idma_softc *sc = device_private(dev);
292cdcf8af9Sjmcneill 	struct sun4idma_channel *ch = priv;
29319b0af41Sbouyer 	uint32_t val;
294cdcf8af9Sjmcneill 
29519b0af41Sbouyer 	if (ch->ch_type == DMA_TYPE_NORMAL) {
29619b0af41Sbouyer 		val = DMA_READ(sc, NDMA_CTRL_REG(ch->ch_index));
29719b0af41Sbouyer 		val &= ~NDMA_CTRL_LOAD;
29819b0af41Sbouyer 		DMA_WRITE(sc, NDMA_CTRL_REG(ch->ch_index), val);
29919b0af41Sbouyer 	} else {
30019b0af41Sbouyer 		val = DMA_READ(sc, DDMA_CTRL_REG(ch->ch_index));
30119b0af41Sbouyer 		val &= ~DDMA_CTRL_LOAD;
30219b0af41Sbouyer 		DMA_WRITE(sc, DDMA_CTRL_REG(ch->ch_index), val);
30319b0af41Sbouyer 	}
304cdcf8af9Sjmcneill }
305cdcf8af9Sjmcneill 
306cdcf8af9Sjmcneill static const struct fdtbus_dma_controller_func sun4idma_funcs = {
307cdcf8af9Sjmcneill 	.acquire = sun4idma_acquire,
308cdcf8af9Sjmcneill 	.release = sun4idma_release,
309cdcf8af9Sjmcneill 	.transfer = sun4idma_transfer,
310cdcf8af9Sjmcneill 	.halt = sun4idma_halt
311cdcf8af9Sjmcneill };
312cdcf8af9Sjmcneill 
313cdcf8af9Sjmcneill static int
sun4idma_intr(void * priv)314cdcf8af9Sjmcneill sun4idma_intr(void *priv)
315cdcf8af9Sjmcneill {
316cdcf8af9Sjmcneill 	struct sun4idma_softc *sc = priv;
317cdcf8af9Sjmcneill 	uint32_t pend, mask, bit;
318cdcf8af9Sjmcneill 	uint8_t type, index;
319cdcf8af9Sjmcneill 
320cdcf8af9Sjmcneill 	pend = DMA_READ(sc, DMA_IRQ_PEND_STAS_REG);
321cdcf8af9Sjmcneill 	if (pend == 0)
322cdcf8af9Sjmcneill 		return 0;
323cdcf8af9Sjmcneill 
324cdcf8af9Sjmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_STAS_REG, pend);
325cdcf8af9Sjmcneill 
326cdcf8af9Sjmcneill 	pend &= DMA_IRQ_PEND_STAS_END_MASK;
327cdcf8af9Sjmcneill 
328cdcf8af9Sjmcneill 	while ((bit = ffs32(pend)) != 0) {
329cdcf8af9Sjmcneill 		mask = __BIT(bit - 1);
330cdcf8af9Sjmcneill 		pend &= ~mask;
331cdcf8af9Sjmcneill 		type = ((bit - 1) / 2) / 8;
332cdcf8af9Sjmcneill 		index = ((bit - 1) / 2) % 8;
333cdcf8af9Sjmcneill 
334cdcf8af9Sjmcneill 		if (sc->sc_chan[type][index].ch_callback == NULL)
335cdcf8af9Sjmcneill 			continue;
336cdcf8af9Sjmcneill 		sc->sc_chan[type][index].ch_callback(
337cdcf8af9Sjmcneill 		    sc->sc_chan[type][index].ch_callbackarg);
338cdcf8af9Sjmcneill 	}
339cdcf8af9Sjmcneill 
340cdcf8af9Sjmcneill 	return 1;
341cdcf8af9Sjmcneill }
342cdcf8af9Sjmcneill 
343cdcf8af9Sjmcneill static int
sun4idma_match(device_t parent,cfdata_t cf,void * aux)344cdcf8af9Sjmcneill sun4idma_match(device_t parent, cfdata_t cf, void *aux)
345cdcf8af9Sjmcneill {
346cdcf8af9Sjmcneill 	struct fdt_attach_args * const faa = aux;
347cdcf8af9Sjmcneill 
348*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
349cdcf8af9Sjmcneill }
350cdcf8af9Sjmcneill 
351cdcf8af9Sjmcneill static void
sun4idma_attach(device_t parent,device_t self,void * aux)352cdcf8af9Sjmcneill sun4idma_attach(device_t parent, device_t self, void *aux)
353cdcf8af9Sjmcneill {
354cdcf8af9Sjmcneill 	struct sun4idma_softc * const sc = device_private(self);
355cdcf8af9Sjmcneill 	struct fdt_attach_args * const faa = aux;
356cdcf8af9Sjmcneill 	const int phandle = faa->faa_phandle;
357cdcf8af9Sjmcneill 	struct clk *clk;
358cdcf8af9Sjmcneill 	char intrstr[128];
359cdcf8af9Sjmcneill 	bus_addr_t addr;
360cdcf8af9Sjmcneill 	bus_size_t size;
361cdcf8af9Sjmcneill 	u_int index, type;
362cdcf8af9Sjmcneill 
363cdcf8af9Sjmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
364cdcf8af9Sjmcneill 		aprint_error(": couldn't get registers\n");
365cdcf8af9Sjmcneill 		return;
366cdcf8af9Sjmcneill 	}
367cdcf8af9Sjmcneill 
368cdcf8af9Sjmcneill 	if ((clk = fdtbus_clock_get_index(phandle, 0)) == NULL ||
369cdcf8af9Sjmcneill 	    clk_enable(clk) != 0) {
370cdcf8af9Sjmcneill 		aprint_error(": couldn't enable clock\n");
371cdcf8af9Sjmcneill 		return;
372cdcf8af9Sjmcneill 	}
373cdcf8af9Sjmcneill 
374cdcf8af9Sjmcneill 	sc->sc_dev = self;
375cdcf8af9Sjmcneill 	sc->sc_phandle = phandle;
376cdcf8af9Sjmcneill 	sc->sc_dmat = faa->faa_dmat;
377cdcf8af9Sjmcneill 	sc->sc_bst = faa->faa_bst;
378cdcf8af9Sjmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
379cdcf8af9Sjmcneill 		aprint_error(": couldn't map registers\n");
380cdcf8af9Sjmcneill 		return;
381cdcf8af9Sjmcneill 	}
382cdcf8af9Sjmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_SCHED);
383cdcf8af9Sjmcneill 
384cdcf8af9Sjmcneill 	if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
385cdcf8af9Sjmcneill 		aprint_error(": failed to decode interrupt\n");
386cdcf8af9Sjmcneill 		return;
387cdcf8af9Sjmcneill 	}
388cdcf8af9Sjmcneill 
389cdcf8af9Sjmcneill 	aprint_naive("\n");
390cdcf8af9Sjmcneill 	aprint_normal(": DMA controller\n");
391cdcf8af9Sjmcneill 
392cdcf8af9Sjmcneill 	DMA_WRITE(sc, DMA_IRQ_EN_REG, 0);
393cdcf8af9Sjmcneill 	DMA_WRITE(sc, DMA_IRQ_PEND_STAS_REG, ~0);
394cdcf8af9Sjmcneill 
395cdcf8af9Sjmcneill 	for (type = 0; type < DMA_MAX_TYPES; type++) {
396cdcf8af9Sjmcneill 		for (index = 0; index < DMA_MAX_CHANNELS; index++) {
397cdcf8af9Sjmcneill 			struct sun4idma_channel *ch = &sc->sc_chan[type][index];
398cdcf8af9Sjmcneill 			ch->ch_type = type;
399cdcf8af9Sjmcneill 			ch->ch_index = index;
400cdcf8af9Sjmcneill 			ch->ch_irqmask = __BIT((type * 16) + (index * 2) + 1);
401cdcf8af9Sjmcneill 			ch->ch_callback = NULL;
402cdcf8af9Sjmcneill 			ch->ch_callbackarg = NULL;
403cdcf8af9Sjmcneill 
404cdcf8af9Sjmcneill 			if (type == DMA_TYPE_NORMAL)
405cdcf8af9Sjmcneill 				DMA_WRITE(sc, NDMA_CTRL_REG(index), 0);
406cdcf8af9Sjmcneill 			else
407cdcf8af9Sjmcneill 				DMA_WRITE(sc, DDMA_CTRL_REG(index), 0);
408cdcf8af9Sjmcneill 		}
409cdcf8af9Sjmcneill 	}
410cdcf8af9Sjmcneill 
411076a1169Sjmcneill 	sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_SCHED,
412076a1169Sjmcneill 	    FDT_INTR_MPSAFE, sun4idma_intr, sc, device_xname(sc->sc_dev));
413cdcf8af9Sjmcneill 	if (sc->sc_ih == NULL) {
414cdcf8af9Sjmcneill 		aprint_error_dev(sc->sc_dev,
415cdcf8af9Sjmcneill 		    "couldn't establish interrupt on %s\n", intrstr);
416cdcf8af9Sjmcneill 		return;
417cdcf8af9Sjmcneill 	}
418cdcf8af9Sjmcneill 	aprint_normal_dev(sc->sc_dev, "interrupting on %s\n", intrstr);
419cdcf8af9Sjmcneill 
420cdcf8af9Sjmcneill 	fdtbus_register_dma_controller(self, phandle, &sun4idma_funcs);
421cdcf8af9Sjmcneill }
422cdcf8af9Sjmcneill 
423cdcf8af9Sjmcneill CFATTACH_DECL_NEW(sun4i_dma, sizeof(struct sun4idma_softc),
424cdcf8af9Sjmcneill         sun4idma_match, sun4idma_attach, NULL, NULL);
425