xref: /netbsd-src/sys/arch/arm/s3c2xx0/s3c2440_i2s.c (revision 4afbf57932e26534c59c2006130965764b5ce8b4)
177b78cdcSnisimura /*-
277b78cdcSnisimura  * Copyright (c) 2012 The NetBSD Foundation, Inc.
377b78cdcSnisimura  * All rights reserved.
477b78cdcSnisimura  *
577b78cdcSnisimura  * This code is derived from software contributed to The NetBSD Foundation
677b78cdcSnisimura  * by Paul Fleischer <paul@xpg.dk>
777b78cdcSnisimura  *
877b78cdcSnisimura  * Redistribution and use in source and binary forms, with or without
977b78cdcSnisimura  * modification, are permitted provided that the following conditions
1077b78cdcSnisimura  * are met:
1177b78cdcSnisimura  * 1. Redistributions of source code must retain the above copyright
1277b78cdcSnisimura  *    notice, this list of conditions and the following disclaimer.
1377b78cdcSnisimura  * 2. Redistributions in binary form must reproduce the above copyright
1477b78cdcSnisimura  *    notice, this list of conditions and the following disclaimer in the
1577b78cdcSnisimura  *    documentation and/or other materials provided with the distribution.
1677b78cdcSnisimura  *
1777b78cdcSnisimura  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
1877b78cdcSnisimura  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
1977b78cdcSnisimura  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
2077b78cdcSnisimura  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
2177b78cdcSnisimura  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2277b78cdcSnisimura  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2377b78cdcSnisimura  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2477b78cdcSnisimura  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2577b78cdcSnisimura  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2677b78cdcSnisimura  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
2777b78cdcSnisimura  * POSSIBILITY OF SUCH DAMAGE.
2877b78cdcSnisimura  */
2977b78cdcSnisimura 
3077b78cdcSnisimura #include <sys/cdefs.h>
3177b78cdcSnisimura #include <sys/param.h>
3277b78cdcSnisimura #include <sys/device.h>
3377b78cdcSnisimura #include <sys/kmem.h>
3477b78cdcSnisimura 
3577b78cdcSnisimura #include <sys/bus.h>
3677b78cdcSnisimura 
3777b78cdcSnisimura #include <arch/arm/s3c2xx0/s3c2440_dma.h>
3877b78cdcSnisimura #include <arch/arm/s3c2xx0/s3c2xx0var.h>
3977b78cdcSnisimura #include <arch/arm/s3c2xx0/s3c2440reg.h>
4077b78cdcSnisimura #include <arch/arm/s3c2xx0/s3c2440_i2s.h>
4177b78cdcSnisimura 
4277b78cdcSnisimura /*#define S3C2440_I2S_DEBUG*/
4377b78cdcSnisimura 
4477b78cdcSnisimura #ifdef S3C2440_I2S_DEBUG
4577b78cdcSnisimura #define DPRINTF(x) do {printf x; } while (/*CONSTCOND*/0)
4677b78cdcSnisimura #else
4777b78cdcSnisimura #define DPRINTF(s) do {} while (/*CONSTCOND*/0)
4877b78cdcSnisimura #endif
4977b78cdcSnisimura 
5077b78cdcSnisimura struct s3c2440_i2s_softc {
5177b78cdcSnisimura 	device_t		sc_dev;
5277b78cdcSnisimura 	kmutex_t		*sc_intr_lock;
5377b78cdcSnisimura 	bus_space_tag_t		sc_iot;
5477b78cdcSnisimura 	bus_space_handle_t	sc_i2s_ioh;
5577b78cdcSnisimura 
5677b78cdcSnisimura 	int			sc_master_clock;
5777b78cdcSnisimura 	int			sc_serial_clock;
5877b78cdcSnisimura 	int			sc_dir;
5977b78cdcSnisimura 	int			sc_sample_width;
6077b78cdcSnisimura 	int			sc_bus_format;
6177b78cdcSnisimura 
6277b78cdcSnisimura 	bus_dma_segment_t	sc_dr;
6377b78cdcSnisimura };
6477b78cdcSnisimura 
6577b78cdcSnisimura static void	s3c2440_i2s_xfer_complete(dmac_xfer_t, void *);
6677b78cdcSnisimura 
67cbab9cadSchs static int	s3c2440_i2s_match(device_t, cfdata_t, void *);
68cbab9cadSchs static void	s3c2440_i2s_attach(device_t, device_t , void *);
69cbab9cadSchs static int	s3c2440_i2s_search(device_t, cfdata_t, const int *, void *);
70dc730168Smsaitoh static int	s3c2440_i2s_print(void *, const char *);
7177b78cdcSnisimura static int	s3c2440_i2s_init(struct s3c2440_i2s_softc*);
7277b78cdcSnisimura 
7377b78cdcSnisimura CFATTACH_DECL_NEW(ssiis, sizeof(struct s3c2440_i2s_softc), s3c2440_i2s_match,
7477b78cdcSnisimura 	      s3c2440_i2s_attach, NULL, NULL);
7577b78cdcSnisimura 
7677b78cdcSnisimura int
s3c2440_i2s_match(device_t parent,cfdata_t match,void * aux)77cbab9cadSchs s3c2440_i2s_match(device_t parent, cfdata_t match, void *aux)
7877b78cdcSnisimura {
7977b78cdcSnisimura 
8077b78cdcSnisimura 	return 1;
8177b78cdcSnisimura }
8277b78cdcSnisimura 
8377b78cdcSnisimura void
s3c2440_i2s_attach(device_t parent,device_t self,void * aux)84cbab9cadSchs s3c2440_i2s_attach(device_t parent, device_t self, void *aux)
8577b78cdcSnisimura {
8677b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = device_private(self);
8777b78cdcSnisimura 	DPRINTF(("%s\n", __func__));
8877b78cdcSnisimura 
8977b78cdcSnisimura 	sc->sc_dev = self;
9077b78cdcSnisimura 
9177b78cdcSnisimura 	s3c2440_i2s_init(sc);
9277b78cdcSnisimura 
9377b78cdcSnisimura 	printf("\n");
9477b78cdcSnisimura 
952685996bSthorpej 	config_search(self, NULL,
96c7fb772bSthorpej 	    CFARGS(.search = s3c2440_i2s_search));
9777b78cdcSnisimura }
9877b78cdcSnisimura 
9977b78cdcSnisimura static int
s3c2440_i2s_print(void * aux,const char * name)10077b78cdcSnisimura s3c2440_i2s_print(void *aux, const char *name)
10177b78cdcSnisimura {
10277b78cdcSnisimura 	return UNCONF;
10377b78cdcSnisimura }
10477b78cdcSnisimura 
10577b78cdcSnisimura static int
s3c2440_i2s_search(device_t parent,cfdata_t cf,const int * ldesc,void * aux)106cbab9cadSchs s3c2440_i2s_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
10777b78cdcSnisimura {
10877b78cdcSnisimura 	struct s3c2440_i2s_attach_args ia;
10977b78cdcSnisimura 	DPRINTF(("%s\n", __func__));
11077b78cdcSnisimura 
11177b78cdcSnisimura 	ia.i2sa_handle = device_private(parent);
11277b78cdcSnisimura 
1132685996bSthorpej 	if (config_probe(parent, cf, &ia))
114c7fb772bSthorpej 		config_attach(parent, cf, &ia, s3c2440_i2s_print, CFARGS_NONE);
11577b78cdcSnisimura 
11677b78cdcSnisimura 	return 1;
11777b78cdcSnisimura }
11877b78cdcSnisimura 
11977b78cdcSnisimura void
s3c2440_i2s_set_intr_lock(void * handle,kmutex_t * sc_intr_lock)12077b78cdcSnisimura s3c2440_i2s_set_intr_lock(void *handle, kmutex_t *sc_intr_lock)
12177b78cdcSnisimura {
12277b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
12377b78cdcSnisimura 
12477b78cdcSnisimura 	sc->sc_intr_lock = sc_intr_lock;
12577b78cdcSnisimura }
12677b78cdcSnisimura 
12777b78cdcSnisimura int
s3c2440_i2s_init(struct s3c2440_i2s_softc * i2s_sc)12877b78cdcSnisimura s3c2440_i2s_init(struct s3c2440_i2s_softc *i2s_sc)
12977b78cdcSnisimura {
13077b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
13177b78cdcSnisimura 	uint32_t reg;
13277b78cdcSnisimura 
13377b78cdcSnisimura 	i2s_sc->sc_iot = sc->sc_iot;
13477b78cdcSnisimura 
13577b78cdcSnisimura 	if (bus_space_map(sc->sc_iot, S3C2440_IIS_BASE, S3C24X0_IIS_SIZE, 0,
13677b78cdcSnisimura 			  &i2s_sc->sc_i2s_ioh)) {
13777b78cdcSnisimura 		printf("Failed to map I2S registers\n");
13877b78cdcSnisimura 		return ENOMEM;
13977b78cdcSnisimura 	}
14077b78cdcSnisimura 
14177b78cdcSnisimura 	i2s_sc->sc_master_clock = 0;
14277b78cdcSnisimura 	i2s_sc->sc_serial_clock = 48;
14377b78cdcSnisimura 	i2s_sc->sc_dir = 0;
14477b78cdcSnisimura 	i2s_sc->sc_sample_width = 0;
14577b78cdcSnisimura 	i2s_sc->sc_bus_format = 0;
14677b78cdcSnisimura 
14777b78cdcSnisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_clkman_ioh, CLKMAN_CLKCON);
14877b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_clkman_ioh, CLKMAN_CLKCON, reg | CLKCON_IIS);
14977b78cdcSnisimura 
15077b78cdcSnisimura 	/* Setup GPIO pins to use I2S */
15177b78cdcSnisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PECON);
15277b78cdcSnisimura 	reg = GPIO_SET_FUNC(reg, 0, 2);
15377b78cdcSnisimura 	reg = GPIO_SET_FUNC(reg, 1, 2);
15477b78cdcSnisimura 	reg = GPIO_SET_FUNC(reg, 2, 2);
15577b78cdcSnisimura 	reg = GPIO_SET_FUNC(reg, 3, 2);
15677b78cdcSnisimura 	reg = GPIO_SET_FUNC(reg, 4, 2);
15777b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PECON, reg);
15877b78cdcSnisimura 
159*4afbf579Sandvar 	/* Disable Pull-up resistor for all I2S pins */
16077b78cdcSnisimura 	reg = bus_space_read_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PEUP);
16177b78cdcSnisimura 
16277b78cdcSnisimura 	reg = GPIO_SET_DATA(reg, 0, 1);
16377b78cdcSnisimura 	reg = GPIO_SET_DATA(reg, 1, 1);
16477b78cdcSnisimura 	reg = GPIO_SET_DATA(reg, 2, 1);
16577b78cdcSnisimura 	reg = GPIO_SET_DATA(reg, 3, 1);
16677b78cdcSnisimura 	reg = GPIO_SET_DATA(reg, 4, 1);
16777b78cdcSnisimura 
16877b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_gpio_ioh, GPIO_PEUP, reg);
16977b78cdcSnisimura 
17077b78cdcSnisimura 	i2s_sc->sc_dr.ds_addr = S3C2440_IIS_BASE + IISFIFO;
17177b78cdcSnisimura 	i2s_sc->sc_dr.ds_len = 4;
17277b78cdcSnisimura 
17377b78cdcSnisimura 	return 0;
17477b78cdcSnisimura }
17577b78cdcSnisimura 
17677b78cdcSnisimura void
s3c2440_i2s_set_direction(void * handle,int direction)17777b78cdcSnisimura s3c2440_i2s_set_direction(void *handle, int direction)
17877b78cdcSnisimura {
17977b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
18077b78cdcSnisimura 	sc->sc_dir = direction;
18177b78cdcSnisimura }
18277b78cdcSnisimura 
18377b78cdcSnisimura void
s3c2440_i2s_set_sample_rate(void * handle,int sample_rate)18477b78cdcSnisimura s3c2440_i2s_set_sample_rate(void *handle, int sample_rate)
18577b78cdcSnisimura {
18677b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
18777b78cdcSnisimura 	int codecClock;
18877b78cdcSnisimura 	int codecClockPrescaler;
18977b78cdcSnisimura 	int pclk = s3c2xx0_softc->sc_pclk; /* Peripherical Clock in Hz*/
19077b78cdcSnisimura 
19177b78cdcSnisimura 	DPRINTF(("%s\n", __func__));
19277b78cdcSnisimura 
19377b78cdcSnisimura 	/* TODO: Add selection of 256fs when needed */
19477b78cdcSnisimura 	sc->sc_master_clock = 384;
19577b78cdcSnisimura 
19677b78cdcSnisimura 	codecClock = sample_rate * sc->sc_master_clock;
19777b78cdcSnisimura 	codecClockPrescaler = pclk/codecClock;
19877b78cdcSnisimura 
19977b78cdcSnisimura 	DPRINTF(("CODEC Clock: %d Hz\n", codecClock));
20077b78cdcSnisimura 	DPRINTF(("Prescaler: %d\n", codecClockPrescaler));
20177b78cdcSnisimura 	DPRINTF(("Actual CODEC Clock: %d Hz\n", pclk/(codecClockPrescaler+1)));
20277b78cdcSnisimura 	DPRINTF(("Actual Sampling rate: %d Hz\n",
20377b78cdcSnisimura 		 (pclk/(codecClockPrescaler+1))/sc->sc_master_clock));
20477b78cdcSnisimura 
20577b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISPSR,
20677b78cdcSnisimura 			  IISPSR_PRESCALER_A(codecClockPrescaler) |
20777b78cdcSnisimura 			  IISPSR_PRESCALER_B(codecClockPrescaler));
20877b78cdcSnisimura }
20977b78cdcSnisimura 
21077b78cdcSnisimura void
s3c2440_i2s_set_sample_width(void * handle,int width)21177b78cdcSnisimura s3c2440_i2s_set_sample_width(void *handle, int width)
21277b78cdcSnisimura {
21377b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
21477b78cdcSnisimura 	sc->sc_sample_width = width;
21577b78cdcSnisimura }
21677b78cdcSnisimura 
21777b78cdcSnisimura void
s3c2440_i2s_set_bus_format(void * handle,int format)21877b78cdcSnisimura s3c2440_i2s_set_bus_format(void *handle, int format)
21977b78cdcSnisimura {
22077b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
22177b78cdcSnisimura 
22277b78cdcSnisimura 	sc->sc_bus_format = format;
22377b78cdcSnisimura }
22477b78cdcSnisimura 
22577b78cdcSnisimura int
s3c2440_i2s_commit(void * handle)22677b78cdcSnisimura s3c2440_i2s_commit(void *handle)
22777b78cdcSnisimura {
22877b78cdcSnisimura 	uint32_t iisfcon, iiscon, iismod;
22977b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
23077b78cdcSnisimura 
23177b78cdcSnisimura 	DPRINTF(("%s\n", __func__));
23277b78cdcSnisimura 
23377b78cdcSnisimura 	iisfcon = 0;
23477b78cdcSnisimura 	iiscon = IISCON_IFACE_EN | IISCON_PRESCALER_EN;
23577b78cdcSnisimura 	iismod = 0;
23677b78cdcSnisimura 
23777b78cdcSnisimura 	if ( (sc->sc_dir & S3C2440_I2S_TRANSMIT) ) {
23877b78cdcSnisimura 		iisfcon |= IISFCON_TX_DMA_EN | IISFCON_TX_FIFO_EN;
23977b78cdcSnisimura 		iiscon |= IISCON_TX_DMA_EN;
24077b78cdcSnisimura 		iismod |= IISMOD_MODE_TRANSMIT;
24177b78cdcSnisimura 	}
24277b78cdcSnisimura 
24377b78cdcSnisimura 	if ( (sc->sc_dir & S3C2440_I2S_RECEIVE) ) {
24477b78cdcSnisimura 		iisfcon |= IISFCON_RX_DMA_EN | IISFCON_RX_FIFO_EN;
24577b78cdcSnisimura 		iiscon |= IISCON_RX_DMA_EN;
24677b78cdcSnisimura 		iismod |= IISMOD_MODE_RECEIVE;
24777b78cdcSnisimura 	}
24877b78cdcSnisimura 
24977b78cdcSnisimura 	if (iisfcon == 0) {
25077b78cdcSnisimura 		return EINVAL;
25177b78cdcSnisimura 	}
25277b78cdcSnisimura 
25377b78cdcSnisimura 
25477b78cdcSnisimura 	if (sc->sc_bus_format == S3C2440_I2S_BUS_MSB)
25577b78cdcSnisimura 		iismod |= IISMOD_IFACE_MSB;
25677b78cdcSnisimura 
25777b78cdcSnisimura 	switch (sc->sc_master_clock) {
25877b78cdcSnisimura 	case 256:
25977b78cdcSnisimura 		iismod |= IISMOD_MASTER_FREQ256;
26077b78cdcSnisimura 		break;
26177b78cdcSnisimura 	case 384:
26277b78cdcSnisimura 		iismod |= IISMOD_MASTER_FREQ384;
26377b78cdcSnisimura 		break;
26477b78cdcSnisimura 	default:
26577b78cdcSnisimura 		return EINVAL;
26677b78cdcSnisimura 
26777b78cdcSnisimura 	}
26877b78cdcSnisimura 
26977b78cdcSnisimura 	switch (sc->sc_serial_clock) {
27077b78cdcSnisimura 	case 16:
27177b78cdcSnisimura 		iismod |= IISMOD_SERIAL_FREQ16;
27277b78cdcSnisimura 		break;
27377b78cdcSnisimura 	case 32:
27477b78cdcSnisimura 		iismod |= IISMOD_SERIAL_FREQ32;
27577b78cdcSnisimura 		break;
27677b78cdcSnisimura 	case 48:
27777b78cdcSnisimura 		iismod |= IISMOD_SERIAL_FREQ48;
27877b78cdcSnisimura 		break;
27977b78cdcSnisimura 	default:
28077b78cdcSnisimura 		return EINVAL;
28177b78cdcSnisimura 	}
28277b78cdcSnisimura 
28377b78cdcSnisimura 	if (sc->sc_sample_width == 16)
28477b78cdcSnisimura 		iismod |= IISMOD_16BIT;
28577b78cdcSnisimura 
28677b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISFCON, iisfcon);
28777b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISMOD, iismod);
28877b78cdcSnisimura 	bus_space_write_4(sc->sc_iot, sc->sc_i2s_ioh, IISCON, iiscon);
28977b78cdcSnisimura 
29077b78cdcSnisimura 	return 0;
29177b78cdcSnisimura }
29277b78cdcSnisimura 
29377b78cdcSnisimura int
s3c2440_i2s_disable(void * handle)29477b78cdcSnisimura s3c2440_i2s_disable(void *handle)
29577b78cdcSnisimura {
29677b78cdcSnisimura 	return 0;
29777b78cdcSnisimura }
29877b78cdcSnisimura 
29977b78cdcSnisimura int
s3c2440_i2s_get_master_clock(void * handle)30077b78cdcSnisimura s3c2440_i2s_get_master_clock(void *handle)
30177b78cdcSnisimura {
30277b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
30377b78cdcSnisimura 	return sc->sc_master_clock;
30477b78cdcSnisimura }
30577b78cdcSnisimura 
30677b78cdcSnisimura int
s3c2440_i2s_get_serial_clock(void * handle)30777b78cdcSnisimura s3c2440_i2s_get_serial_clock(void *handle)
30877b78cdcSnisimura {
30977b78cdcSnisimura 	struct s3c2440_i2s_softc *sc = handle;
31077b78cdcSnisimura 
31177b78cdcSnisimura 	return sc->sc_serial_clock;
31277b78cdcSnisimura }
31377b78cdcSnisimura 
31477b78cdcSnisimura int
s3c2440_i2s_alloc(void * handle,int direction,size_t size,int flags,s3c2440_i2s_buf_t * out)31577b78cdcSnisimura s3c2440_i2s_alloc(void *handle,
31677b78cdcSnisimura 		  int direction, size_t size, int flags,
31777b78cdcSnisimura 		  s3c2440_i2s_buf_t *out)
31877b78cdcSnisimura {
31977b78cdcSnisimura 	int retval = 0;
32077b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
32177b78cdcSnisimura 	s3c2440_i2s_buf_t buf;
32277b78cdcSnisimura 
32377b78cdcSnisimura 	DPRINTF(("%s\n", __func__));
32477b78cdcSnisimura 
325d47bcd29Schs 	*out = kmem_alloc(sizeof(struct s3c2440_i2s_buf), KM_SLEEP);
32677b78cdcSnisimura 	buf = *out;
32777b78cdcSnisimura 	buf->i2b_parent = handle;
32877b78cdcSnisimura 	buf->i2b_size = size;
32977b78cdcSnisimura 	buf->i2b_nsegs = S3C2440_I2S_BUF_MAX_SEGS;
33077b78cdcSnisimura 	buf->i2b_xfer = NULL;
33177b78cdcSnisimura 	buf->i2b_cb = NULL;
33277b78cdcSnisimura 	buf->i2b_cb_cookie = NULL;
33377b78cdcSnisimura 
33477b78cdcSnisimura 	/* We first allocate some DMA-friendly memory for the buffer... */
33577b78cdcSnisimura 	retval = bus_dmamem_alloc(sc->sc_dmat, buf->i2b_size, NBPG, 0,
33677b78cdcSnisimura 				  buf->i2b_segs, buf->i2b_nsegs, &buf->i2b_nsegs,
337d47bcd29Schs 				  BUS_DMA_WAITOK);
33877b78cdcSnisimura 	if (retval != 0) {
33977b78cdcSnisimura 		printf("%s: Failed to allocate DMA memory\n", __func__);
34077b78cdcSnisimura 		goto cleanup_dealloc;
34177b78cdcSnisimura 	}
34277b78cdcSnisimura 
34377b78cdcSnisimura 	DPRINTF(("%s: Using %d DMA segments\n", __func__, buf->i2b_nsegs));
34477b78cdcSnisimura 
34577b78cdcSnisimura 	retval = bus_dmamem_map(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs,
346d47bcd29Schs 				buf->i2b_size, &buf->i2b_addr, BUS_DMA_WAITOK);
34777b78cdcSnisimura 
34877b78cdcSnisimura 	if (retval != 0) {
34977b78cdcSnisimura 		printf("%s: Failed to map DMA memory\n", __func__);
35077b78cdcSnisimura 		goto cleanup_dealloc_dma;
35177b78cdcSnisimura 	}
35277b78cdcSnisimura 
35377b78cdcSnisimura 	DPRINTF(("%s: Playback DMA buffer mapped at %p\n", __func__,
35477b78cdcSnisimura 		 buf->i2b_addr));
35577b78cdcSnisimura 
35677b78cdcSnisimura 	/* XXX: Not sure if nsegments is really 1...*/
35777b78cdcSnisimura 	retval = bus_dmamap_create(sc->sc_dmat, buf->i2b_size, 1,
358d47bcd29Schs 				   buf->i2b_size, 0, BUS_DMA_WAITOK,
35977b78cdcSnisimura 				   &buf->i2b_dmamap);
36077b78cdcSnisimura 	if (retval != 0) {
36177b78cdcSnisimura 		printf("%s: Failed to create DMA map\n", __func__);
36277b78cdcSnisimura 		goto cleanup_unmap_dma;
36377b78cdcSnisimura 	}
36477b78cdcSnisimura 
36577b78cdcSnisimura 	DPRINTF(("%s: DMA map created successfully\n", __func__));
36677b78cdcSnisimura 
367d47bcd29Schs 	buf->i2b_xfer = s3c2440_dmac_allocate_xfer();
36877b78cdcSnisimura 
36977b78cdcSnisimura 	return 0;
37077b78cdcSnisimura  cleanup_unmap_dma:
37177b78cdcSnisimura 	bus_dmamem_unmap(sc->sc_dmat, &buf->i2b_addr, buf->i2b_size);
37277b78cdcSnisimura  cleanup_dealloc_dma:
37377b78cdcSnisimura 	bus_dmamem_free(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs);
37477b78cdcSnisimura  cleanup_dealloc:
37577b78cdcSnisimura 	kmem_free(*out, sizeof(struct s3c2440_i2s_buf));
37677b78cdcSnisimura 	return retval;
37777b78cdcSnisimura }
37877b78cdcSnisimura 
37977b78cdcSnisimura void
s3c2440_i2s_free(s3c2440_i2s_buf_t buf)38077b78cdcSnisimura s3c2440_i2s_free(s3c2440_i2s_buf_t buf)
38177b78cdcSnisimura {
38277b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
38377b78cdcSnisimura 
38477b78cdcSnisimura 	if (buf->i2b_xfer != NULL) {
38577b78cdcSnisimura 		s3c2440_dmac_free_xfer(buf->i2b_xfer);
38677b78cdcSnisimura 	}
38777b78cdcSnisimura 
38877b78cdcSnisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
38977b78cdcSnisimura 	bus_dmamap_destroy(sc->sc_dmat, buf->i2b_dmamap);
39077b78cdcSnisimura 	bus_dmamem_unmap(sc->sc_dmat, &buf->i2b_addr, buf->i2b_size);
39177b78cdcSnisimura 	bus_dmamem_free(sc->sc_dmat, buf->i2b_segs, buf->i2b_nsegs);
39277b78cdcSnisimura 	kmem_free(buf, sizeof(struct s3c2440_i2s_buf));
39377b78cdcSnisimura }
39477b78cdcSnisimura 
39577b78cdcSnisimura int
s3c2440_i2s_output(s3c2440_i2s_buf_t buf,void * block,int bsize,void (* callback)(void *),void * cb_cookie)39677b78cdcSnisimura s3c2440_i2s_output(s3c2440_i2s_buf_t buf, void *block, int bsize,
39777b78cdcSnisimura 		   void (*callback)(void*), void *cb_cookie)
39877b78cdcSnisimura {
39977b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
40077b78cdcSnisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
40177b78cdcSnisimura 	int retval;
40277b78cdcSnisimura 	dmac_xfer_t xfer = buf->i2b_xfer;
40377b78cdcSnisimura 
40477b78cdcSnisimura 	retval = bus_dmamap_load(sc->sc_dmat, buf->i2b_dmamap, block,
40577b78cdcSnisimura 				 bsize, NULL, BUS_DMA_NOWAIT);
40677b78cdcSnisimura 	if (retval != 0) {
40777b78cdcSnisimura 		printf("Failed to load DMA map\n");
40877b78cdcSnisimura 		return retval;
40977b78cdcSnisimura 	}
41077b78cdcSnisimura 
41177b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_bus_type = DMAC_BUS_TYPE_PERIPHERAL;
41277b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_increment = FALSE;
41377b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_nsegs = 1;
41477b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_dma_segs = &i2s->sc_dr;
41577b78cdcSnisimura 
41677b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_bus_type = DMAC_BUS_TYPE_SYSTEM;
41777b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_increment = TRUE;
41877b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_nsegs = buf->i2b_dmamap->dm_nsegs;
41977b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_dma_segs = buf->i2b_dmamap->dm_segs;
42077b78cdcSnisimura 
42177b78cdcSnisimura 	xfer->dx_peripheral = DMAC_PERIPH_I2SSDO;
42277b78cdcSnisimura 
42377b78cdcSnisimura 	if (i2s->sc_sample_width == 16)
42477b78cdcSnisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_16BIT;
42577b78cdcSnisimura 	else if (i2s->sc_sample_width == 8)
42677b78cdcSnisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_8BIT;
42777b78cdcSnisimura 
42877b78cdcSnisimura 	xfer->dx_done = s3c2440_i2s_xfer_complete;
42977b78cdcSnisimura 	xfer->dx_cookie = buf;
43077b78cdcSnisimura 	xfer->dx_xfer_mode = DMAC_XFER_MODE_HANDSHAKE;
43177b78cdcSnisimura 
43277b78cdcSnisimura 	buf->i2b_cb = callback;
43377b78cdcSnisimura 	buf->i2b_cb_cookie = cb_cookie;
43477b78cdcSnisimura 
43577b78cdcSnisimura 	s3c2440_dmac_start_xfer(buf->i2b_xfer);
43677b78cdcSnisimura 
43777b78cdcSnisimura 	return 0;
43877b78cdcSnisimura }
43977b78cdcSnisimura 
44077b78cdcSnisimura int
s3c2440_i2s_halt_output(s3c2440_i2s_buf_t buf)44177b78cdcSnisimura s3c2440_i2s_halt_output(s3c2440_i2s_buf_t buf)
44277b78cdcSnisimura {
44377b78cdcSnisimura 	/*int retval;*/
44477b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
44577b78cdcSnisimura 
44677b78cdcSnisimura 	DPRINTF(("Aborting DMA transfer\n"));
44777b78cdcSnisimura 	/*do {
44877b78cdcSnisimura 	  retval =*/ s3c2440_dmac_abort_xfer(buf->i2b_xfer);
44977b78cdcSnisimura /*} while(retval != 0);*/
45077b78cdcSnisimura 	DPRINTF(("Aborting DMA transfer: SUCCESS\n"));
45177b78cdcSnisimura 
45277b78cdcSnisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
45377b78cdcSnisimura 
45477b78cdcSnisimura 	return 0;
45577b78cdcSnisimura }
45677b78cdcSnisimura 
45777b78cdcSnisimura int
s3c2440_i2s_input(s3c2440_i2s_buf_t buf,void * block,int bsize,void (* callback)(void *),void * cb_cookie)45877b78cdcSnisimura s3c2440_i2s_input(s3c2440_i2s_buf_t buf, void *block, int bsize,
45977b78cdcSnisimura 		   void (*callback)(void*), void *cb_cookie)
46077b78cdcSnisimura {
46177b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
46277b78cdcSnisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
46377b78cdcSnisimura 	int retval;
46477b78cdcSnisimura 	dmac_xfer_t xfer = buf->i2b_xfer;
46577b78cdcSnisimura 
46677b78cdcSnisimura 	retval = bus_dmamap_load(sc->sc_dmat, buf->i2b_dmamap, block,
46777b78cdcSnisimura 				 bsize, NULL, BUS_DMA_NOWAIT);
46877b78cdcSnisimura 	if (retval != 0) {
46977b78cdcSnisimura 		printf("Failed to load DMA map\n");
47077b78cdcSnisimura 		return retval;
47177b78cdcSnisimura 	}
47277b78cdcSnisimura 
47377b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_bus_type = DMAC_BUS_TYPE_PERIPHERAL;
47477b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_increment = FALSE;
47577b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_nsegs = 1;
47677b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_SRC].xd_dma_segs = &i2s->sc_dr;
47777b78cdcSnisimura 
47877b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_bus_type = DMAC_BUS_TYPE_SYSTEM;
47977b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_increment = TRUE;
48077b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_nsegs = buf->i2b_dmamap->dm_nsegs;
48177b78cdcSnisimura 	xfer->dx_desc[DMAC_DESC_DST].xd_dma_segs = buf->i2b_dmamap->dm_segs;
48277b78cdcSnisimura 
48377b78cdcSnisimura 	xfer->dx_peripheral = DMAC_PERIPH_I2SSDI;
48477b78cdcSnisimura 
48577b78cdcSnisimura 	if (i2s->sc_sample_width == 16)
48677b78cdcSnisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_16BIT;
48777b78cdcSnisimura 	else if (i2s->sc_sample_width == 8)
48877b78cdcSnisimura 		xfer->dx_xfer_width = DMAC_XFER_WIDTH_8BIT;
48977b78cdcSnisimura 
49077b78cdcSnisimura 	xfer->dx_done = s3c2440_i2s_xfer_complete;
49177b78cdcSnisimura 	xfer->dx_cookie = buf;
49277b78cdcSnisimura 	xfer->dx_xfer_mode = DMAC_XFER_MODE_HANDSHAKE;
49377b78cdcSnisimura 
49477b78cdcSnisimura 	buf->i2b_cb = callback;
49577b78cdcSnisimura 	buf->i2b_cb_cookie = cb_cookie;
49677b78cdcSnisimura 
49777b78cdcSnisimura 	s3c2440_dmac_start_xfer(buf->i2b_xfer);
49877b78cdcSnisimura 
49977b78cdcSnisimura 	return 0;
50077b78cdcSnisimura }
50177b78cdcSnisimura 
50277b78cdcSnisimura static void
s3c2440_i2s_xfer_complete(dmac_xfer_t xfer,void * cookie)50377b78cdcSnisimura s3c2440_i2s_xfer_complete(dmac_xfer_t xfer, void *cookie)
50477b78cdcSnisimura {
50577b78cdcSnisimura 	struct s3c2xx0_softc *sc = s3c2xx0_softc; /* Shortcut */
50677b78cdcSnisimura 	s3c2440_i2s_buf_t buf = cookie;
50777b78cdcSnisimura 	struct s3c2440_i2s_softc *i2s = buf->i2b_parent;
50877b78cdcSnisimura 
50977b78cdcSnisimura 	bus_dmamap_unload(sc->sc_dmat, buf->i2b_dmamap);
51077b78cdcSnisimura 
51177b78cdcSnisimura 	mutex_spin_enter(i2s->sc_intr_lock);
51277b78cdcSnisimura 	(buf->i2b_cb)(buf->i2b_cb_cookie);
51377b78cdcSnisimura 	mutex_spin_exit(i2s->sc_intr_lock);
51477b78cdcSnisimura }
515