1*6e54367aSthorpej /* $NetBSD: rk_emmcphy.c,v 1.4 2021/01/27 03:10:19 thorpej Exp $ */
2478d6c34Sjmcneill
3478d6c34Sjmcneill /*-
4478d6c34Sjmcneill * Copyright (c) 2019 Jared McNeill <jmcneill@invisible.ca>
5478d6c34Sjmcneill * All rights reserved.
6478d6c34Sjmcneill *
7478d6c34Sjmcneill * Redistribution and use in source and binary forms, with or without
8478d6c34Sjmcneill * modification, are permitted provided that the following conditions
9478d6c34Sjmcneill * are met:
10478d6c34Sjmcneill * 1. Redistributions of source code must retain the above copyright
11478d6c34Sjmcneill * notice, this list of conditions and the following disclaimer.
12478d6c34Sjmcneill * 2. Redistributions in binary form must reproduce the above copyright
13478d6c34Sjmcneill * notice, this list of conditions and the following disclaimer in the
14478d6c34Sjmcneill * documentation and/or other materials provided with the distribution.
15478d6c34Sjmcneill *
16478d6c34Sjmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17478d6c34Sjmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18478d6c34Sjmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19478d6c34Sjmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20478d6c34Sjmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21478d6c34Sjmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22478d6c34Sjmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23478d6c34Sjmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24478d6c34Sjmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25478d6c34Sjmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26478d6c34Sjmcneill * SUCH DAMAGE.
27478d6c34Sjmcneill */
28478d6c34Sjmcneill
29478d6c34Sjmcneill #include <sys/cdefs.h>
30*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: rk_emmcphy.c,v 1.4 2021/01/27 03:10:19 thorpej Exp $");
31478d6c34Sjmcneill
32478d6c34Sjmcneill #include <sys/param.h>
33478d6c34Sjmcneill #include <sys/bus.h>
34478d6c34Sjmcneill #include <sys/device.h>
35478d6c34Sjmcneill #include <sys/intr.h>
36478d6c34Sjmcneill #include <sys/systm.h>
37478d6c34Sjmcneill #include <sys/mutex.h>
38478d6c34Sjmcneill #include <sys/kmem.h>
39478d6c34Sjmcneill
40478d6c34Sjmcneill #include <dev/fdt/fdtvar.h>
41c8d46f13Sjmcneill #include <dev/fdt/syscon.h>
42478d6c34Sjmcneill
43478d6c34Sjmcneill #define GRF_EMMCPHY_CON0 0x00
44478d6c34Sjmcneill #define PHYCTRL_FRQSEL __BITS(13,12)
45478d6c34Sjmcneill #define PHYCTRL_FRQSEL_200M 0
46478d6c34Sjmcneill #define PHYCTRL_FRQSEL_50M 1
47478d6c34Sjmcneill #define PHYCTRL_FRQSEL_100M 2
48478d6c34Sjmcneill #define PHYCTRL_FRQSEL_150M 3
49478d6c34Sjmcneill #define PHYCTRL_OTAPDLYENA __BIT(11)
50478d6c34Sjmcneill #define PHYCTRL_OTAPDLYSEL __BITS(10,7)
51478d6c34Sjmcneill #define PHYCTRL_ITAPCHGWIN __BIT(6)
52478d6c34Sjmcneill #define PHYCTRL_ITAPDLYSEL __BITS(5,1)
53478d6c34Sjmcneill #define PHYCTRL_ITAPDLYENA __BIT(0)
54478d6c34Sjmcneill #define GRF_EMMCPHY_CON1 0x04
55478d6c34Sjmcneill #define PHYCTRL_CLKBUFSEL __BITS(8,6)
56478d6c34Sjmcneill #define PHYCTRL_SELDLYTXCLK __BIT(5)
57478d6c34Sjmcneill #define PHYCTRL_SELDLYRXCLK __BIT(4)
58478d6c34Sjmcneill #define PHYCTRL_STRBSEL __BITS(3,0)
59478d6c34Sjmcneill #define GRF_EMMCPHY_CON2 0x08
60478d6c34Sjmcneill #define PHYCTRL_REN_STRB __BIT(9)
61478d6c34Sjmcneill #define PHYCTRL_REN_CMD __BIT(8)
62478d6c34Sjmcneill #define PHYCTRL_REN_DAT __BITS(7,0)
63478d6c34Sjmcneill #define GRF_EMMCPHY_CON3 0x0c
64478d6c34Sjmcneill #define PHYCTRL_PU_STRB __BIT(9)
65478d6c34Sjmcneill #define PHYCTRL_PU_CMD __BIT(8)
66478d6c34Sjmcneill #define PHYCTRL_PU_DAT __BITS(7,0)
67478d6c34Sjmcneill #define GRF_EMMCPHY_CON4 0x10
68478d6c34Sjmcneill #define PHYCTRL_OD_RELEASE_CMD __BIT(9)
69478d6c34Sjmcneill #define PHYCTRL_OD_RELEASE_STRB __BIT(8)
70478d6c34Sjmcneill #define PHYCTRL_OD_RELEASE_DAT __BITS(7,0)
71478d6c34Sjmcneill #define GRF_EMMCPHY_CON5 0x14
72478d6c34Sjmcneill #define PHYCTRL_ODEN_STRB __BIT(9)
73478d6c34Sjmcneill #define PHYCTRL_ODEN_CMD __BIT(8)
74478d6c34Sjmcneill #define PHYCTRL_ODEN_DAT __BITS(7,0)
75478d6c34Sjmcneill #define GRF_EMMCPHY_CON6 0x18
76478d6c34Sjmcneill #define PHYCTRL_DLL_TRM_ICP __BITS(12,9)
77478d6c34Sjmcneill #define PHYCTRL_EN_RTRIM __BIT(8)
78478d6c34Sjmcneill #define PHYCTRL_RETRIM __BIT(7)
79478d6c34Sjmcneill #define PHYCTRL_DR_TY __BITS(6,4)
80478d6c34Sjmcneill #define PHYCTRL_RETENB __BIT(3)
81478d6c34Sjmcneill #define PHYCTRL_RETEN __BIT(2)
82478d6c34Sjmcneill #define PHYCTRL_ENDLL __BIT(1)
83478d6c34Sjmcneill #define PHYCTRL_PDB __BIT(0)
84478d6c34Sjmcneill #define GRF_EMMCPHY_STATUS 0x20
85478d6c34Sjmcneill #define PHYCTRL_CALDONE __BIT(6)
86478d6c34Sjmcneill #define PHYCTRL_DLLRDY __BIT(5)
87478d6c34Sjmcneill #define PHYCTRL_RTRIM __BITS(4,1)
88478d6c34Sjmcneill #define PHYCTRL_EXR_NINST __BIT(0)
89478d6c34Sjmcneill
90*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
91*6e54367aSthorpej { .compat = "rockchip,rk3399-emmc-phy" },
92*6e54367aSthorpej DEVICE_COMPAT_EOL
93478d6c34Sjmcneill };
94478d6c34Sjmcneill
95478d6c34Sjmcneill struct rk_emmcphy_softc {
96478d6c34Sjmcneill device_t sc_dev;
97c8d46f13Sjmcneill struct syscon *sc_syscon;
98c8d46f13Sjmcneill bus_addr_t sc_regbase;
99478d6c34Sjmcneill int sc_phandle;
100c8d46f13Sjmcneill struct clk *sc_clk;
101478d6c34Sjmcneill };
102478d6c34Sjmcneill
103478d6c34Sjmcneill #define RD4(sc, reg) \
104c8d46f13Sjmcneill syscon_read_4((sc)->sc_syscon, (sc)->sc_regbase + (reg))
105478d6c34Sjmcneill #define WR4(sc, reg, val) \
106c8d46f13Sjmcneill syscon_write_4((sc)->sc_syscon, (sc)->sc_regbase + (reg), (val))
107478d6c34Sjmcneill
108478d6c34Sjmcneill static int rk_emmcphy_match(device_t, cfdata_t, void *);
109478d6c34Sjmcneill static void rk_emmcphy_attach(device_t, device_t, void *);
110478d6c34Sjmcneill
111478d6c34Sjmcneill CFATTACH_DECL_NEW(rkemmcphy, sizeof(struct rk_emmcphy_softc),
112478d6c34Sjmcneill rk_emmcphy_match, rk_emmcphy_attach, NULL, NULL);
113478d6c34Sjmcneill
114478d6c34Sjmcneill static void *
rk_emmcphy_acquire(device_t dev,const void * data,size_t len)115478d6c34Sjmcneill rk_emmcphy_acquire(device_t dev, const void *data, size_t len)
116478d6c34Sjmcneill {
117c8d46f13Sjmcneill struct rk_emmcphy_softc * const sc = device_private(dev);
118c8d46f13Sjmcneill
119478d6c34Sjmcneill if (len != 0)
120478d6c34Sjmcneill return NULL;
121478d6c34Sjmcneill
122c8d46f13Sjmcneill if (sc->sc_clk == NULL)
123c8d46f13Sjmcneill sc->sc_clk = fdtbus_clock_get(sc->sc_phandle, "emmcclk");
124c8d46f13Sjmcneill
125c8d46f13Sjmcneill return sc;
126478d6c34Sjmcneill }
127478d6c34Sjmcneill
128478d6c34Sjmcneill static void
rk_emmcphy_release(device_t dev,void * priv)129478d6c34Sjmcneill rk_emmcphy_release(device_t dev, void *priv)
130478d6c34Sjmcneill {
131478d6c34Sjmcneill }
132478d6c34Sjmcneill
133478d6c34Sjmcneill static int
rk_emmcphy_enable(device_t dev,void * priv,bool enable)134478d6c34Sjmcneill rk_emmcphy_enable(device_t dev, void *priv, bool enable)
135478d6c34Sjmcneill {
136c8d46f13Sjmcneill struct rk_emmcphy_softc * const sc = device_private(dev);
137478d6c34Sjmcneill uint32_t mask, val;
138478d6c34Sjmcneill u_int rate, frqsel;
139478d6c34Sjmcneill
140c8d46f13Sjmcneill syscon_lock(sc->sc_syscon);
141c8d46f13Sjmcneill
1420bae989aSjmcneill if (enable) {
1430bae989aSjmcneill /* Drive strength */
1440bae989aSjmcneill mask = PHYCTRL_DR_TY;
1450bae989aSjmcneill val = __SHIFTIN(0, PHYCTRL_DR_TY);
1460bae989aSjmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
1470bae989aSjmcneill
1480bae989aSjmcneill /* Enable output tap delay */
1490bae989aSjmcneill mask = PHYCTRL_OTAPDLYENA | PHYCTRL_OTAPDLYSEL;
1500bae989aSjmcneill val = PHYCTRL_OTAPDLYENA | __SHIFTIN(4, PHYCTRL_OTAPDLYSEL);
1510bae989aSjmcneill WR4(sc, GRF_EMMCPHY_CON0, (mask << 16) | val);
1520bae989aSjmcneill }
1530bae989aSjmcneill
154478d6c34Sjmcneill /* Power down PHY and disable DLL before making changes */
155478d6c34Sjmcneill mask = PHYCTRL_ENDLL | PHYCTRL_PDB;
156478d6c34Sjmcneill val = 0;
157478d6c34Sjmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
158478d6c34Sjmcneill
159c8d46f13Sjmcneill if (enable == false) {
160c8d46f13Sjmcneill syscon_unlock(sc->sc_syscon);
161478d6c34Sjmcneill return 0;
162c8d46f13Sjmcneill }
163478d6c34Sjmcneill
164c8d46f13Sjmcneill rate = sc->sc_clk ? clk_get_rate(sc->sc_clk) : 0;
165478d6c34Sjmcneill
166478d6c34Sjmcneill if (rate != 0) {
167478d6c34Sjmcneill if (rate < 75000000)
168478d6c34Sjmcneill frqsel = PHYCTRL_FRQSEL_50M;
169478d6c34Sjmcneill else if (rate < 125000000)
170478d6c34Sjmcneill frqsel = PHYCTRL_FRQSEL_100M;
171478d6c34Sjmcneill else if (rate < 175000000)
172478d6c34Sjmcneill frqsel = PHYCTRL_FRQSEL_150M;
173478d6c34Sjmcneill else
174478d6c34Sjmcneill frqsel = PHYCTRL_FRQSEL_200M;
175478d6c34Sjmcneill } else {
176478d6c34Sjmcneill frqsel = PHYCTRL_FRQSEL_200M;
177478d6c34Sjmcneill }
178478d6c34Sjmcneill
179478d6c34Sjmcneill delay(3);
180478d6c34Sjmcneill
181478d6c34Sjmcneill /* Power up PHY */
182478d6c34Sjmcneill mask = PHYCTRL_PDB;
183478d6c34Sjmcneill val = PHYCTRL_PDB;
184478d6c34Sjmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
185478d6c34Sjmcneill
186478d6c34Sjmcneill /* Wait for calibration */
187478d6c34Sjmcneill delay(10);
188478d6c34Sjmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
189478d6c34Sjmcneill if ((val & PHYCTRL_CALDONE) == 0) {
190478d6c34Sjmcneill device_printf(dev, "PHY calibration did not complete\n");
191c8d46f13Sjmcneill syscon_unlock(sc->sc_syscon);
192478d6c34Sjmcneill return EIO;
193478d6c34Sjmcneill }
194478d6c34Sjmcneill
195478d6c34Sjmcneill /* Set DLL frequency */
196478d6c34Sjmcneill mask = PHYCTRL_FRQSEL;
197478d6c34Sjmcneill val = __SHIFTIN(frqsel, PHYCTRL_FRQSEL);
198478d6c34Sjmcneill WR4(sc, GRF_EMMCPHY_CON0, (mask << 16) | val);
199478d6c34Sjmcneill
200478d6c34Sjmcneill /* Enable DLL */
201478d6c34Sjmcneill mask = PHYCTRL_ENDLL;
202478d6c34Sjmcneill val = PHYCTRL_ENDLL;
203478d6c34Sjmcneill WR4(sc, GRF_EMMCPHY_CON6, (mask << 16) | val);
204478d6c34Sjmcneill
205478d6c34Sjmcneill if (rate != 0) {
206478d6c34Sjmcneill /* Wait for DLL ready */
207478d6c34Sjmcneill delay(50000);
208478d6c34Sjmcneill val = RD4(sc, GRF_EMMCPHY_STATUS);
209478d6c34Sjmcneill if ((val & PHYCTRL_DLLRDY) == 0) {
210478d6c34Sjmcneill device_printf(dev, "DLL loop failed to lock\n");
211c8d46f13Sjmcneill syscon_unlock(sc->sc_syscon);
212478d6c34Sjmcneill return EIO;
213478d6c34Sjmcneill }
214478d6c34Sjmcneill }
215478d6c34Sjmcneill
216c8d46f13Sjmcneill syscon_unlock(sc->sc_syscon);
217c8d46f13Sjmcneill
218478d6c34Sjmcneill return 0;
219478d6c34Sjmcneill }
220478d6c34Sjmcneill
221478d6c34Sjmcneill static const struct fdtbus_phy_controller_func rk_emmcphy_funcs = {
222478d6c34Sjmcneill .acquire = rk_emmcphy_acquire,
223478d6c34Sjmcneill .release = rk_emmcphy_release,
224478d6c34Sjmcneill .enable = rk_emmcphy_enable,
225478d6c34Sjmcneill };
226478d6c34Sjmcneill
227478d6c34Sjmcneill static int
rk_emmcphy_match(device_t parent,cfdata_t cf,void * aux)228478d6c34Sjmcneill rk_emmcphy_match(device_t parent, cfdata_t cf, void *aux)
229478d6c34Sjmcneill {
230478d6c34Sjmcneill struct fdt_attach_args * const faa = aux;
231478d6c34Sjmcneill
232*6e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
233478d6c34Sjmcneill }
234478d6c34Sjmcneill
235478d6c34Sjmcneill static void
rk_emmcphy_attach(device_t parent,device_t self,void * aux)236478d6c34Sjmcneill rk_emmcphy_attach(device_t parent, device_t self, void *aux)
237478d6c34Sjmcneill {
238478d6c34Sjmcneill struct rk_emmcphy_softc * const sc = device_private(self);
239478d6c34Sjmcneill struct fdt_attach_args * const faa = aux;
240478d6c34Sjmcneill const int phandle = faa->faa_phandle;
241478d6c34Sjmcneill bus_addr_t addr;
242478d6c34Sjmcneill bus_size_t size;
243478d6c34Sjmcneill
244478d6c34Sjmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
245478d6c34Sjmcneill aprint_error(": couldn't get registers\n");
246478d6c34Sjmcneill return;
247478d6c34Sjmcneill }
248478d6c34Sjmcneill
249478d6c34Sjmcneill sc->sc_dev = self;
250478d6c34Sjmcneill sc->sc_phandle = phandle;
251c8d46f13Sjmcneill sc->sc_syscon = fdtbus_syscon_lookup(OF_parent(phandle));
252c8d46f13Sjmcneill if (sc->sc_syscon == NULL) {
253c8d46f13Sjmcneill aprint_error(": couldn't get syscon\n");
254478d6c34Sjmcneill return;
255478d6c34Sjmcneill }
256c8d46f13Sjmcneill sc->sc_regbase = addr;
257478d6c34Sjmcneill
258478d6c34Sjmcneill aprint_naive("\n");
259478d6c34Sjmcneill aprint_normal(": eMMC PHY\n");
260478d6c34Sjmcneill
261478d6c34Sjmcneill fdtbus_register_phy_controller(self, phandle, &rk_emmcphy_funcs);
262478d6c34Sjmcneill }
263