1*8644267aSskrll /* $NetBSD: imx_ccm_pll.c,v 1.1 2020/12/23 14:42:38 skrll Exp $ */
2*8644267aSskrll
3*8644267aSskrll /*-
4*8644267aSskrll * Copyright (c) 2020 Jared McNeill <jmcneill@invisible.ca>
5*8644267aSskrll * All rights reserved.
6*8644267aSskrll *
7*8644267aSskrll * Redistribution and use in source and binary forms, with or without
8*8644267aSskrll * modification, are permitted provided that the following conditions
9*8644267aSskrll * are met:
10*8644267aSskrll * 1. Redistributions of source code must retain the above copyright
11*8644267aSskrll * notice, this list of conditions and the following disclaimer.
12*8644267aSskrll * 2. Redistributions in binary form must reproduce the above copyright
13*8644267aSskrll * notice, this list of conditions and the following disclaimer in the
14*8644267aSskrll * documentation and/or other materials provided with the distribution.
15*8644267aSskrll *
16*8644267aSskrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17*8644267aSskrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18*8644267aSskrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19*8644267aSskrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20*8644267aSskrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21*8644267aSskrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22*8644267aSskrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23*8644267aSskrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24*8644267aSskrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25*8644267aSskrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26*8644267aSskrll * SUCH DAMAGE.
27*8644267aSskrll */
28*8644267aSskrll
29*8644267aSskrll #include <sys/cdefs.h>
30*8644267aSskrll __KERNEL_RCSID(0, "$NetBSD: imx_ccm_pll.c,v 1.1 2020/12/23 14:42:38 skrll Exp $");
31*8644267aSskrll
32*8644267aSskrll #include <sys/param.h>
33*8644267aSskrll #include <sys/bus.h>
34*8644267aSskrll
35*8644267aSskrll #include <dev/clk/clk_backend.h>
36*8644267aSskrll
37*8644267aSskrll #include <arm/nxp/imx_ccm.h>
38*8644267aSskrll
39*8644267aSskrll #include <dev/fdt/fdtvar.h>
40*8644267aSskrll
41*8644267aSskrll #define PLL_POWERDOWN __BIT(12)
42*8644267aSskrll #define PLL_POWERDOWN_ENET __BIT(5)
43*8644267aSskrll
44*8644267aSskrll int
imx_ccm_pll_enable(struct imx_ccm_softc * sc,struct imx_ccm_clk * clk,int enable)45*8644267aSskrll imx_ccm_pll_enable(struct imx_ccm_softc *sc, struct imx_ccm_clk *clk,
46*8644267aSskrll int enable)
47*8644267aSskrll {
48*8644267aSskrll struct imx_ccm_pll *pll = &clk->u.pll;
49*8644267aSskrll uint32_t val, mask;
50*8644267aSskrll
51*8644267aSskrll KASSERT(clk->type == IMX_CCM_PLL);
52*8644267aSskrll
53*8644267aSskrll if ((pll->flags & IMX_PLL_ENET) != 0)
54*8644267aSskrll mask = PLL_POWERDOWN_ENET;
55*8644267aSskrll else
56*8644267aSskrll mask = PLL_POWERDOWN;
57*8644267aSskrll
58*8644267aSskrll val = CCM_READ(sc, clk->regidx, pll->reg);
59*8644267aSskrll if (enable)
60*8644267aSskrll val &= ~mask;
61*8644267aSskrll else
62*8644267aSskrll val |= mask;
63*8644267aSskrll CCM_WRITE(sc, clk->regidx, pll->reg, val);
64*8644267aSskrll
65*8644267aSskrll return 0;
66*8644267aSskrll }
67*8644267aSskrll
68*8644267aSskrll u_int
imx_ccm_pll_get_rate(struct imx_ccm_softc * sc,struct imx_ccm_clk * clk)69*8644267aSskrll imx_ccm_pll_get_rate(struct imx_ccm_softc *sc,
70*8644267aSskrll struct imx_ccm_clk *clk)
71*8644267aSskrll {
72*8644267aSskrll struct imx_ccm_pll *pll= &clk->u.pll;
73*8644267aSskrll struct clk *clkp, *clkp_parent;
74*8644267aSskrll
75*8644267aSskrll KASSERT(clk->type == IMX_CCM_PLL);
76*8644267aSskrll
77*8644267aSskrll clkp = &clk->base;
78*8644267aSskrll clkp_parent = clk_get_parent(clkp);
79*8644267aSskrll if (clkp_parent == NULL)
80*8644267aSskrll return 0;
81*8644267aSskrll
82*8644267aSskrll const u_int prate = clk_get_rate(clkp_parent);
83*8644267aSskrll if (prate == 0)
84*8644267aSskrll return 0;
85*8644267aSskrll
86*8644267aSskrll if ((pll->flags & IMX_PLL_ENET) != 0) {
87*8644267aSskrll /* For ENET PLL, div_mask contains the fixed output rate */
88*8644267aSskrll return pll->div_mask;
89*8644267aSskrll }
90*8644267aSskrll
91*8644267aSskrll const uint32_t val = CCM_READ(sc, clk->regidx, pll->reg);
92*8644267aSskrll const u_int div = __SHIFTOUT(val, pll->div_mask);
93*8644267aSskrll
94*8644267aSskrll if ((pll->flags & IMX_PLL_ARM) != 0) {
95*8644267aSskrll return prate * div / 2;
96*8644267aSskrll }
97*8644267aSskrll
98*8644267aSskrll if ((pll->flags & IMX_PLL_480M_528M) != 0) {
99*8644267aSskrll return div == 1 ? 528000000 : 480000000;
100*8644267aSskrll }
101*8644267aSskrll
102*8644267aSskrll return 0;
103*8644267aSskrll }
104*8644267aSskrll
105*8644267aSskrll const char *
imx_ccm_pll_get_parent(struct imx_ccm_softc * sc,struct imx_ccm_clk * clk)106*8644267aSskrll imx_ccm_pll_get_parent(struct imx_ccm_softc *sc,
107*8644267aSskrll struct imx_ccm_clk *clk)
108*8644267aSskrll {
109*8644267aSskrll struct imx_ccm_pll *pll = &clk->u.pll;
110*8644267aSskrll
111*8644267aSskrll KASSERT(clk->type == IMX_CCM_PLL);
112*8644267aSskrll
113*8644267aSskrll return pll->parent;
114*8644267aSskrll }
115