1*8644267aSskrll /* $NetBSD: imx_ccm.c,v 1.1 2020/12/23 14:42:38 skrll Exp $ */
2*8644267aSskrll
3*8644267aSskrll /*-
4*8644267aSskrll * Copyright (c) 2020 Jared McNeill <jmcneill@invisible.ca>
5*8644267aSskrll * All rights reserved.
6*8644267aSskrll *
7*8644267aSskrll * Redistribution and use in source and binary forms, with or without
8*8644267aSskrll * modification, are permitted provided that the following conditions
9*8644267aSskrll * are met:
10*8644267aSskrll * 1. Redistributions of source code must retain the above copyright
11*8644267aSskrll * notice, this list of conditions and the following disclaimer.
12*8644267aSskrll * 2. Redistributions in binary form must reproduce the above copyright
13*8644267aSskrll * notice, this list of conditions and the following disclaimer in the
14*8644267aSskrll * documentation and/or other materials provided with the distribution.
15*8644267aSskrll *
16*8644267aSskrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17*8644267aSskrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18*8644267aSskrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19*8644267aSskrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20*8644267aSskrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21*8644267aSskrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22*8644267aSskrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23*8644267aSskrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24*8644267aSskrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25*8644267aSskrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26*8644267aSskrll * SUCH DAMAGE.
27*8644267aSskrll */
28*8644267aSskrll
29*8644267aSskrll #include <sys/cdefs.h>
30*8644267aSskrll __KERNEL_RCSID(0, "$NetBSD: imx_ccm.c,v 1.1 2020/12/23 14:42:38 skrll Exp $");
31*8644267aSskrll
32*8644267aSskrll #include <sys/param.h>
33*8644267aSskrll #include <sys/bus.h>
34*8644267aSskrll #include <sys/cpu.h>
35*8644267aSskrll #include <sys/device.h>
36*8644267aSskrll
37*8644267aSskrll #include <dev/fdt/fdtvar.h>
38*8644267aSskrll
39*8644267aSskrll #include <dev/clk/clk_backend.h>
40*8644267aSskrll
41*8644267aSskrll #include <arm/nxp/imx_ccm.h>
42*8644267aSskrll
43*8644267aSskrll static struct clk *
imx_ccm_clock_decode(device_t dev,int cc_phandle,const void * data,size_t len)44*8644267aSskrll imx_ccm_clock_decode(device_t dev, int cc_phandle, const void *data, size_t len)
45*8644267aSskrll {
46*8644267aSskrll struct imx_ccm_softc * const sc = device_private(dev);
47*8644267aSskrll struct imx_ccm_clk *clk;
48*8644267aSskrll
49*8644267aSskrll if (len != 4)
50*8644267aSskrll return NULL;
51*8644267aSskrll
52*8644267aSskrll const u_int clock_id = be32dec(data);
53*8644267aSskrll
54*8644267aSskrll for (int i = 0; i < sc->sc_nclks; i++) {
55*8644267aSskrll clk = &sc->sc_clks[i];
56*8644267aSskrll if (clk->id == clock_id)
57*8644267aSskrll return &clk->base;
58*8644267aSskrll }
59*8644267aSskrll
60*8644267aSskrll return NULL;
61*8644267aSskrll }
62*8644267aSskrll
63*8644267aSskrll static const struct fdtbus_clock_controller_func imx_ccm_fdtclock_funcs = {
64*8644267aSskrll .decode = imx_ccm_clock_decode,
65*8644267aSskrll };
66*8644267aSskrll
67*8644267aSskrll static struct clk *
imx_ccm_clock_get(void * priv,const char * name)68*8644267aSskrll imx_ccm_clock_get(void *priv, const char *name)
69*8644267aSskrll {
70*8644267aSskrll struct imx_ccm_softc * const sc = priv;
71*8644267aSskrll struct imx_ccm_clk *clk;
72*8644267aSskrll
73*8644267aSskrll clk = imx_ccm_clock_find(sc, name);
74*8644267aSskrll if (clk == NULL)
75*8644267aSskrll return NULL;
76*8644267aSskrll
77*8644267aSskrll return &clk->base;
78*8644267aSskrll }
79*8644267aSskrll
80*8644267aSskrll static void
imx_ccm_clock_put(void * priv,struct clk * clk)81*8644267aSskrll imx_ccm_clock_put(void *priv, struct clk *clk)
82*8644267aSskrll {
83*8644267aSskrll }
84*8644267aSskrll
85*8644267aSskrll static u_int
imx_ccm_clock_get_rate(void * priv,struct clk * clkp)86*8644267aSskrll imx_ccm_clock_get_rate(void *priv, struct clk *clkp)
87*8644267aSskrll {
88*8644267aSskrll struct imx_ccm_softc * const sc = priv;
89*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
90*8644267aSskrll struct clk *clkp_parent;
91*8644267aSskrll
92*8644267aSskrll if (clk->get_rate)
93*8644267aSskrll return clk->get_rate(sc, clk);
94*8644267aSskrll
95*8644267aSskrll clkp_parent = clk_get_parent(clkp);
96*8644267aSskrll if (clkp_parent == NULL) {
97*8644267aSskrll aprint_debug("%s: no parent for %s\n", __func__, clk->base.name);
98*8644267aSskrll return 0;
99*8644267aSskrll }
100*8644267aSskrll
101*8644267aSskrll return clk_get_rate(clkp_parent);
102*8644267aSskrll }
103*8644267aSskrll
104*8644267aSskrll static int
imx_ccm_clock_set_rate(void * priv,struct clk * clkp,u_int rate)105*8644267aSskrll imx_ccm_clock_set_rate(void *priv, struct clk *clkp, u_int rate)
106*8644267aSskrll {
107*8644267aSskrll struct imx_ccm_softc * const sc = priv;
108*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
109*8644267aSskrll struct clk *clkp_parent;
110*8644267aSskrll
111*8644267aSskrll if (clkp->flags & CLK_SET_RATE_PARENT) {
112*8644267aSskrll clkp_parent = clk_get_parent(clkp);
113*8644267aSskrll if (clkp_parent == NULL) {
114*8644267aSskrll aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
115*8644267aSskrll return ENXIO;
116*8644267aSskrll }
117*8644267aSskrll return clk_set_rate(clkp_parent, rate);
118*8644267aSskrll }
119*8644267aSskrll
120*8644267aSskrll if (clk->set_rate)
121*8644267aSskrll return clk->set_rate(sc, clk, rate);
122*8644267aSskrll
123*8644267aSskrll return ENXIO;
124*8644267aSskrll }
125*8644267aSskrll
126*8644267aSskrll static u_int
imx_ccm_clock_round_rate(void * priv,struct clk * clkp,u_int rate)127*8644267aSskrll imx_ccm_clock_round_rate(void *priv, struct clk *clkp, u_int rate)
128*8644267aSskrll {
129*8644267aSskrll struct imx_ccm_softc * const sc = priv;
130*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
131*8644267aSskrll struct clk *clkp_parent;
132*8644267aSskrll
133*8644267aSskrll if (clkp->flags & CLK_SET_RATE_PARENT) {
134*8644267aSskrll clkp_parent = clk_get_parent(clkp);
135*8644267aSskrll if (clkp_parent == NULL) {
136*8644267aSskrll aprint_error("%s: no parent for %s\n", __func__, clk->base.name);
137*8644267aSskrll return 0;
138*8644267aSskrll }
139*8644267aSskrll return clk_round_rate(clkp_parent, rate);
140*8644267aSskrll }
141*8644267aSskrll
142*8644267aSskrll if (clk->round_rate)
143*8644267aSskrll return clk->round_rate(sc, clk, rate);
144*8644267aSskrll
145*8644267aSskrll return 0;
146*8644267aSskrll }
147*8644267aSskrll
148*8644267aSskrll static int
imx_ccm_clock_enable(void * priv,struct clk * clkp)149*8644267aSskrll imx_ccm_clock_enable(void *priv, struct clk *clkp)
150*8644267aSskrll {
151*8644267aSskrll struct imx_ccm_softc * const sc = priv;
152*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
153*8644267aSskrll struct clk *clkp_parent;
154*8644267aSskrll int error = 0;
155*8644267aSskrll
156*8644267aSskrll clkp_parent = clk_get_parent(clkp);
157*8644267aSskrll if (clkp_parent != NULL) {
158*8644267aSskrll error = clk_enable(clkp_parent);
159*8644267aSskrll if (error != 0)
160*8644267aSskrll return error;
161*8644267aSskrll }
162*8644267aSskrll
163*8644267aSskrll if (clk->enable)
164*8644267aSskrll error = clk->enable(sc, clk, 1);
165*8644267aSskrll
166*8644267aSskrll return error;
167*8644267aSskrll }
168*8644267aSskrll
169*8644267aSskrll static int
imx_ccm_clock_disable(void * priv,struct clk * clkp)170*8644267aSskrll imx_ccm_clock_disable(void *priv, struct clk *clkp)
171*8644267aSskrll {
172*8644267aSskrll struct imx_ccm_softc * const sc = priv;
173*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
174*8644267aSskrll int error = EINVAL;
175*8644267aSskrll
176*8644267aSskrll if (clk->enable)
177*8644267aSskrll error = clk->enable(sc, clk, 0);
178*8644267aSskrll
179*8644267aSskrll return error;
180*8644267aSskrll }
181*8644267aSskrll
182*8644267aSskrll static int
imx_ccm_clock_set_parent(void * priv,struct clk * clkp,struct clk * clkp_parent)183*8644267aSskrll imx_ccm_clock_set_parent(void *priv, struct clk *clkp,
184*8644267aSskrll struct clk *clkp_parent)
185*8644267aSskrll {
186*8644267aSskrll struct imx_ccm_softc * const sc = priv;
187*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
188*8644267aSskrll
189*8644267aSskrll if (clk->set_parent == NULL)
190*8644267aSskrll return EINVAL;
191*8644267aSskrll
192*8644267aSskrll return clk->set_parent(sc, clk, clkp_parent->name);
193*8644267aSskrll }
194*8644267aSskrll
195*8644267aSskrll static struct clk *
imx_ccm_clock_get_parent(void * priv,struct clk * clkp)196*8644267aSskrll imx_ccm_clock_get_parent(void *priv, struct clk *clkp)
197*8644267aSskrll {
198*8644267aSskrll struct imx_ccm_softc * const sc = priv;
199*8644267aSskrll struct imx_ccm_clk *clk = (struct imx_ccm_clk *)clkp;
200*8644267aSskrll struct imx_ccm_clk *clk_parent;
201*8644267aSskrll const char *parent;
202*8644267aSskrll
203*8644267aSskrll if (clk->get_parent == NULL)
204*8644267aSskrll return NULL;
205*8644267aSskrll
206*8644267aSskrll parent = clk->get_parent(sc, clk);
207*8644267aSskrll if (parent == NULL)
208*8644267aSskrll return NULL;
209*8644267aSskrll
210*8644267aSskrll clk_parent = imx_ccm_clock_find(sc, parent);
211*8644267aSskrll if (clk_parent != NULL)
212*8644267aSskrll return &clk_parent->base;
213*8644267aSskrll
214*8644267aSskrll /* No parent in this domain, try FDT */
215*8644267aSskrll return fdtbus_clock_byname(parent);
216*8644267aSskrll }
217*8644267aSskrll
218*8644267aSskrll const struct clk_funcs imx_ccm_clock_funcs = {
219*8644267aSskrll .get = imx_ccm_clock_get,
220*8644267aSskrll .put = imx_ccm_clock_put,
221*8644267aSskrll .get_rate = imx_ccm_clock_get_rate,
222*8644267aSskrll .set_rate = imx_ccm_clock_set_rate,
223*8644267aSskrll .round_rate = imx_ccm_clock_round_rate,
224*8644267aSskrll .enable = imx_ccm_clock_enable,
225*8644267aSskrll .disable = imx_ccm_clock_disable,
226*8644267aSskrll .set_parent = imx_ccm_clock_set_parent,
227*8644267aSskrll .get_parent = imx_ccm_clock_get_parent,
228*8644267aSskrll };
229*8644267aSskrll
230*8644267aSskrll struct imx_ccm_clk *
imx_ccm_clock_find(struct imx_ccm_softc * sc,const char * name)231*8644267aSskrll imx_ccm_clock_find(struct imx_ccm_softc *sc, const char *name)
232*8644267aSskrll {
233*8644267aSskrll for (int i = 0; i < sc->sc_nclks; i++) {
234*8644267aSskrll if (sc->sc_clks[i].base.name == NULL)
235*8644267aSskrll continue;
236*8644267aSskrll if (strcmp(sc->sc_clks[i].base.name, name) == 0)
237*8644267aSskrll return &sc->sc_clks[i];
238*8644267aSskrll }
239*8644267aSskrll
240*8644267aSskrll return NULL;
241*8644267aSskrll }
242*8644267aSskrll
243*8644267aSskrll int
imx_ccm_attach(struct imx_ccm_softc * sc)244*8644267aSskrll imx_ccm_attach(struct imx_ccm_softc *sc)
245*8644267aSskrll {
246*8644267aSskrll bus_addr_t addr;
247*8644267aSskrll bus_size_t size;
248*8644267aSskrll int i;
249*8644267aSskrll
250*8644267aSskrll if (fdtbus_get_reg(sc->sc_phandle, 0, &addr, &size) != 0) {
251*8644267aSskrll aprint_error(": couldn't get registers\n");
252*8644267aSskrll return ENXIO;
253*8644267aSskrll }
254*8644267aSskrll if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh[0]) != 0) {
255*8644267aSskrll aprint_error(": couldn't map registers\n");
256*8644267aSskrll return ENXIO;
257*8644267aSskrll }
258*8644267aSskrll
259*8644267aSskrll sc->sc_clkdom.name = device_xname(sc->sc_dev);
260*8644267aSskrll sc->sc_clkdom.funcs = &imx_ccm_clock_funcs;
261*8644267aSskrll sc->sc_clkdom.priv = sc;
262*8644267aSskrll for (i = 0; i < sc->sc_nclks; i++) {
263*8644267aSskrll sc->sc_clks[i].base.domain = &sc->sc_clkdom;
264*8644267aSskrll clk_attach(&sc->sc_clks[i].base);
265*8644267aSskrll }
266*8644267aSskrll
267*8644267aSskrll fdtbus_register_clock_controller(sc->sc_dev, sc->sc_phandle,
268*8644267aSskrll &imx_ccm_fdtclock_funcs);
269*8644267aSskrll
270*8644267aSskrll return 0;
271*8644267aSskrll }
272*8644267aSskrll
273*8644267aSskrll void
imx_ccm_print(struct imx_ccm_softc * sc)274*8644267aSskrll imx_ccm_print(struct imx_ccm_softc *sc)
275*8644267aSskrll {
276*8644267aSskrll struct imx_ccm_clk *clk;
277*8644267aSskrll struct clk *clkp_parent;
278*8644267aSskrll const char *type;
279*8644267aSskrll int i;
280*8644267aSskrll
281*8644267aSskrll for (i = 0; i < sc->sc_nclks; i++) {
282*8644267aSskrll clk = &sc->sc_clks[i];
283*8644267aSskrll if (clk->type == IMX_CCM_UNKNOWN)
284*8644267aSskrll continue;
285*8644267aSskrll
286*8644267aSskrll clkp_parent = clk_get_parent(&clk->base);
287*8644267aSskrll
288*8644267aSskrll switch (clk->type) {
289*8644267aSskrll case IMX_CCM_EXTCLK: type = "extclk"; break;
290*8644267aSskrll case IMX_CCM_GATE: type = "gate"; break;
291*8644267aSskrll case IMX_CCM_COMPOSITE: type = "comp"; break;
292*8644267aSskrll case IMX_CCM_PLL: type = "pll"; break;
293*8644267aSskrll case IMX_CCM_FIXED: type = "fixed"; break;
294*8644267aSskrll case IMX_CCM_FIXED_FACTOR: type = "fixed-factor"; break;
295*8644267aSskrll case IMX_CCM_MUX: type = "mux"; break;
296*8644267aSskrll case IMX_CCM_DIV: type = "div"; break;
297*8644267aSskrll default: type = "???"; break;
298*8644267aSskrll }
299*8644267aSskrll
300*8644267aSskrll aprint_debug_dev(sc->sc_dev,
301*8644267aSskrll "%3d %-14s %2s %-14s %-7s ",
302*8644267aSskrll clk->id,
303*8644267aSskrll clk->base.name,
304*8644267aSskrll clkp_parent ? "<-" : "",
305*8644267aSskrll clkp_parent ? clkp_parent->name : "",
306*8644267aSskrll type);
307*8644267aSskrll aprint_debug("%10d Hz\n", clk_get_rate(&clk->base));
308*8644267aSskrll }
309*8644267aSskrll }
310