1*6e54367aSthorpej /* $NetBSD: imx8mq_usbphy.c,v 1.5 2021/01/27 03:10:20 thorpej Exp $ */
28644267aSskrll
38644267aSskrll /*-
48644267aSskrll * Copyright (c) 2020 Jared McNeill <jmcneill@invisible.ca>
58644267aSskrll * All rights reserved.
68644267aSskrll *
78644267aSskrll * Redistribution and use in source and binary forms, with or without
88644267aSskrll * modification, are permitted provided that the following conditions
98644267aSskrll * are met:
108644267aSskrll * 1. Redistributions of source code must retain the above copyright
118644267aSskrll * notice, this list of conditions and the following disclaimer.
128644267aSskrll * 2. Redistributions in binary form must reproduce the above copyright
138644267aSskrll * notice, this list of conditions and the following disclaimer in the
148644267aSskrll * documentation and/or other materials provided with the distribution.
158644267aSskrll *
168644267aSskrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
178644267aSskrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
188644267aSskrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
198644267aSskrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
208644267aSskrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
218644267aSskrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
228644267aSskrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
238644267aSskrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
248644267aSskrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
258644267aSskrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
268644267aSskrll * POSSIBILITY OF SUCH DAMAGE.
278644267aSskrll */
288644267aSskrll
298644267aSskrll #include <sys/cdefs.h>
308644267aSskrll
31*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: imx8mq_usbphy.c,v 1.5 2021/01/27 03:10:20 thorpej Exp $");
328644267aSskrll
338644267aSskrll #include <sys/param.h>
348644267aSskrll #include <sys/bus.h>
358644267aSskrll #include <sys/device.h>
368644267aSskrll #include <sys/intr.h>
378644267aSskrll #include <sys/systm.h>
388644267aSskrll #include <sys/time.h>
398644267aSskrll
408644267aSskrll #include <dev/fdt/fdtvar.h>
418644267aSskrll
428644267aSskrll #define PHY_CTL0_ADDR 0x00
438644267aSskrll #define REF_SSP_EN __BIT(2)
448644267aSskrll
458644267aSskrll #define PHY_CTL1_ADDR 0x04
468644267aSskrll #define PHY_VDATDATENB0 __BIT(20)
478644267aSskrll #define PHY_VDATSRCENB0 __BIT(19)
488644267aSskrll #define PHY_ATERESET __BIT(3)
498644267aSskrll #define PHY_COMMONONN __BIT(1)
508644267aSskrll #define PHY_RESET __BIT(0)
518644267aSskrll
528644267aSskrll #define PHY_CTL2_ADDR 0x08
538644267aSskrll #define PHY_TXENABLEN0 __BIT(8)
548644267aSskrll
558644267aSskrll static int imx8mq_usbphy_match(device_t, cfdata_t, void *);
568644267aSskrll static void imx8mq_usbphy_attach(device_t, device_t, void *);
578644267aSskrll
58646c0f59Sthorpej static const struct device_compatible_entry compat_data[] = {
59646c0f59Sthorpej { .compat = "fsl,imx8mq-usb-phy" },
60ec189949Sthorpej DEVICE_COMPAT_EOL
618644267aSskrll };
628644267aSskrll
638644267aSskrll struct imx8mq_usbphy_softc {
648644267aSskrll device_t sc_dev;
658644267aSskrll bus_space_tag_t sc_bst;
668644267aSskrll bus_space_handle_t sc_bsh;
678644267aSskrll int sc_phandle;
688644267aSskrll };
698644267aSskrll
708644267aSskrll #define PHY_READ(sc, reg) \
718644267aSskrll bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
728644267aSskrll #define PHY_WRITE(sc, reg, val) \
738644267aSskrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
748644267aSskrll
758644267aSskrll CFATTACH_DECL_NEW(imx8mqusbphy, sizeof(struct imx8mq_usbphy_softc),
768644267aSskrll imx8mq_usbphy_match, imx8mq_usbphy_attach, NULL, NULL);
778644267aSskrll
788644267aSskrll static void *
imx8mq_usbphy_acquire(device_t dev,const void * data,size_t len)798644267aSskrll imx8mq_usbphy_acquire(device_t dev, const void *data, size_t len)
808644267aSskrll {
818644267aSskrll if (len != 0)
828644267aSskrll return NULL;
838644267aSskrll
848644267aSskrll return (void *)(uintptr_t)1;
858644267aSskrll }
868644267aSskrll
878644267aSskrll static void
imx8mq_usbphy_release(device_t dev,void * priv)888644267aSskrll imx8mq_usbphy_release(device_t dev, void *priv)
898644267aSskrll {
908644267aSskrll }
918644267aSskrll
928644267aSskrll static int
imx8mq_usbphy_enable(device_t dev,void * priv,bool enable)938644267aSskrll imx8mq_usbphy_enable(device_t dev, void *priv, bool enable)
948644267aSskrll {
958644267aSskrll struct imx8mq_usbphy_softc * const sc = device_private(dev);
968644267aSskrll struct fdtbus_regulator *reg;
978644267aSskrll uint32_t val;
988644267aSskrll int error;
998644267aSskrll
1008644267aSskrll if (enable) {
1018644267aSskrll if (of_hasprop(sc->sc_phandle, "vbus-supply")) {
1028644267aSskrll reg = fdtbus_regulator_acquire(sc->sc_phandle, "vbus-supply");
1038644267aSskrll if (reg != NULL) {
1048644267aSskrll error = fdtbus_regulator_enable(reg);
1058644267aSskrll if (error != 0)
1068644267aSskrll device_printf(dev, "WARNING: couldn't enable vbus-supply: %d\n", error);
1078644267aSskrll } else {
1088644267aSskrll device_printf(dev, "WARNING: couldn't acquire vbus-supply\n");
1098644267aSskrll }
1108644267aSskrll }
1118644267aSskrll
1128644267aSskrll val = PHY_READ(sc, PHY_CTL1_ADDR);
1138644267aSskrll val &= ~PHY_VDATDATENB0;
1148644267aSskrll val &= ~PHY_VDATSRCENB0;
1158644267aSskrll val &= ~PHY_COMMONONN;
1168644267aSskrll val |= PHY_RESET;
1178644267aSskrll val |= PHY_ATERESET;
1188644267aSskrll PHY_WRITE(sc, PHY_CTL1_ADDR, val);
1198644267aSskrll
1208644267aSskrll val = PHY_READ(sc, PHY_CTL0_ADDR);
1218644267aSskrll val |= REF_SSP_EN;
1228644267aSskrll PHY_WRITE(sc, PHY_CTL0_ADDR, val);
1238644267aSskrll
1248644267aSskrll val = PHY_READ(sc, PHY_CTL2_ADDR);
1258644267aSskrll val |= PHY_TXENABLEN0;
1268644267aSskrll PHY_WRITE(sc, PHY_CTL2_ADDR, val);
1278644267aSskrll
1288644267aSskrll val = PHY_READ(sc, PHY_CTL1_ADDR);
1298644267aSskrll val &= ~PHY_RESET;
1308644267aSskrll val &= ~PHY_ATERESET;
1318644267aSskrll PHY_WRITE(sc, PHY_CTL1_ADDR, val);
1328644267aSskrll }
1338644267aSskrll
1348644267aSskrll return 0;
1358644267aSskrll }
1368644267aSskrll
1378644267aSskrll const struct fdtbus_phy_controller_func imx8mq_usbphy_funcs = {
1388644267aSskrll .acquire = imx8mq_usbphy_acquire,
1398644267aSskrll .release = imx8mq_usbphy_release,
1408644267aSskrll .enable = imx8mq_usbphy_enable,
1418644267aSskrll };
1428644267aSskrll
1438644267aSskrll static int
imx8mq_usbphy_match(device_t parent,cfdata_t cf,void * aux)1448644267aSskrll imx8mq_usbphy_match(device_t parent, cfdata_t cf, void *aux)
1458644267aSskrll {
1468644267aSskrll struct fdt_attach_args * const faa = aux;
1478644267aSskrll
148*6e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
1498644267aSskrll }
1508644267aSskrll
1518644267aSskrll static void
imx8mq_usbphy_attach(device_t parent,device_t self,void * aux)1528644267aSskrll imx8mq_usbphy_attach(device_t parent, device_t self, void *aux)
1538644267aSskrll {
1548644267aSskrll struct imx8mq_usbphy_softc * const sc = device_private(self);
1558644267aSskrll struct fdt_attach_args * const faa = aux;
1568644267aSskrll const int phandle = faa->faa_phandle;
1578644267aSskrll bus_addr_t addr;
1588644267aSskrll bus_size_t size;
1598644267aSskrll
1608644267aSskrll sc->sc_dev = self;
1618644267aSskrll sc->sc_bst = faa->faa_bst;
1628644267aSskrll sc->sc_phandle = phandle;
1638644267aSskrll
1648644267aSskrll if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
1658644267aSskrll aprint_error(": couldn't get registers\n");
1668644267aSskrll return;
1678644267aSskrll }
1688644267aSskrll if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
1698644267aSskrll aprint_error(": couldn't map registers\n");
1708644267aSskrll return;
1718644267aSskrll }
1728644267aSskrll
1738644267aSskrll /* Enable clocks */
1748644267aSskrll fdtbus_clock_assign(phandle);
1758644267aSskrll if (fdtbus_clock_enable(phandle, "phy", true) != 0) {
1768644267aSskrll aprint_error(": couldn't enable phy clock\n");
1778644267aSskrll return;
1788644267aSskrll }
1798644267aSskrll
1808644267aSskrll aprint_naive("\n");
1818644267aSskrll aprint_normal(": USB PHY\n");
1828644267aSskrll
1838644267aSskrll fdtbus_register_phy_controller(self, phandle, &imx8mq_usbphy_funcs);
1848644267aSskrll }
185