xref: /netbsd-src/sys/arch/arm/gemini/gemini_gpio.c (revision c7fb772b85b2b5d4cfb282f868f454b4701534fd)
1*c7fb772bSthorpej /*	$NetBSD: gemini_gpio.c,v 1.5 2021/08/07 16:18:44 thorpej Exp $	*/
25aec566fScliff 
35aec566fScliff /* adapted from
45aec566fScliff  *	$NetBSD: omap2_gpio.c,v 1.6 2008/11/19 06:26:27 matt Exp
55aec566fScliff  */
65aec566fScliff 
75aec566fScliff /*-
85aec566fScliff  * Copyright (c) 2007 The NetBSD Foundation, Inc.
95aec566fScliff  * All rights reserved.
105aec566fScliff  *
115aec566fScliff  * This code is derived from software contributed to The NetBSD Foundation
125aec566fScliff  * by Matt Thomas
135aec566fScliff  *
145aec566fScliff  * Redistribution and use in source and binary forms, with or without
155aec566fScliff  * modification, are permitted provided that the following conditions
165aec566fScliff  * are met:
175aec566fScliff  * 1. Redistributions of source code must retain the above copyright
185aec566fScliff  *    notice, this list of conditions and the following disclaimer.
195aec566fScliff  * 2. Redistributions in binary form must reproduce the above copyright
205aec566fScliff  *    notice, this list of conditions and the following disclaimer in the
215aec566fScliff  *    documentation and/or other materials provided with the distribution.
225aec566fScliff  *
235aec566fScliff  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
245aec566fScliff  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
255aec566fScliff  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
265aec566fScliff  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
275aec566fScliff  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
285aec566fScliff  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
295aec566fScliff  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
305aec566fScliff  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
315aec566fScliff  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
325aec566fScliff  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
335aec566fScliff  * POSSIBILITY OF SUCH DAMAGE.
345aec566fScliff  */
355aec566fScliff #include <sys/cdefs.h>
36*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: gemini_gpio.c,v 1.5 2021/08/07 16:18:44 thorpej Exp $");
375aec566fScliff 
385aec566fScliff #define _INTR_PRIVATE
395aec566fScliff 
405aec566fScliff #include "locators.h"
415aec566fScliff #include "gpio.h"
42d2dce27bSmatt #include "geminigmac.h"
435aec566fScliff #include "opt_gemini.h"
445aec566fScliff 
455aec566fScliff #include <sys/param.h>
465aec566fScliff #include <sys/evcnt.h>
475aec566fScliff #include <sys/atomic.h>
485aec566fScliff 
495aec566fScliff #include <uvm/uvm_extern.h>
505aec566fScliff 
515aec566fScliff #include <machine/intr.h>
525aec566fScliff 
535aec566fScliff #include <arm/cpu.h>
545aec566fScliff #include <arm/armreg.h>
555aec566fScliff #include <arm/cpufunc.h>
565aec566fScliff 
57cf10107dSdyoung #include <sys/bus.h>
585aec566fScliff 
595aec566fScliff #include <arm/gemini/gemini_reg.h>
605aec566fScliff #include <arm/gemini/gemini_obiovar.h>
61d2dce27bSmatt #include <arm/gemini/gemini_gpiovar.h>
625aec566fScliff #include <arm/pic/picvar.h>
635aec566fScliff 
645aec566fScliff #if NGPIO > 0
655aec566fScliff #include <sys/gpio.h>
665aec566fScliff #include <dev/gpio/gpiovar.h>
675aec566fScliff #endif
685aec566fScliff 
695aec566fScliff static void gpio_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
705aec566fScliff static void gpio_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
715aec566fScliff static int gpio_pic_find_pending_irqs(struct pic_softc *);
725aec566fScliff static void gpio_pic_establish_irq(struct pic_softc *, struct intrsource *);
735aec566fScliff 
745aec566fScliff const struct pic_ops gpio_pic_ops = {
755aec566fScliff 	.pic_block_irqs = gpio_pic_block_irqs,
765aec566fScliff 	.pic_unblock_irqs = gpio_pic_unblock_irqs,
775aec566fScliff 	.pic_find_pending_irqs = gpio_pic_find_pending_irqs,
785aec566fScliff 	.pic_establish_irq = gpio_pic_establish_irq,
795aec566fScliff };
805aec566fScliff 
815aec566fScliff struct gpio_softc {
82d2dce27bSmatt 	device_t gpio_dev;
835aec566fScliff 	struct pic_softc gpio_pic;
845aec566fScliff 	struct intrsource *gpio_is;
855aec566fScliff 	bus_space_tag_t gpio_memt;
865aec566fScliff 	bus_space_handle_t gpio_memh;
875aec566fScliff 	uint32_t gpio_enable_mask;
885aec566fScliff 	uint32_t gpio_edge_mask;
895aec566fScliff 	uint32_t gpio_edge_falling_mask;
905aec566fScliff 	uint32_t gpio_edge_rising_mask;
915aec566fScliff 	uint32_t gpio_level_mask;
925aec566fScliff 	uint32_t gpio_level_hi_mask;
935aec566fScliff 	uint32_t gpio_level_lo_mask;
945aec566fScliff 	uint32_t gpio_inuse_mask;
955aec566fScliff #if NGPIO > 0
965aec566fScliff 	struct gpio_chipset_tag gpio_chipset;
975aec566fScliff 	gpio_pin_t gpio_pins[32];
985aec566fScliff #endif
995aec566fScliff };
1005aec566fScliff 
1015aec566fScliff #define	PIC_TO_SOFTC(pic) \
1025aec566fScliff 	((struct gpio_softc *)((char *)(pic) - \
1035aec566fScliff 		offsetof(struct gpio_softc, gpio_pic)))
1045aec566fScliff 
1055aec566fScliff #define	GPIO_READ(gpio, reg) \
1065aec566fScliff 	bus_space_read_4((gpio)->gpio_memt, (gpio)->gpio_memh, (reg))
1075aec566fScliff #define	GPIO_WRITE(gpio, reg, val) \
1085aec566fScliff 	bus_space_write_4((gpio)->gpio_memt, (gpio)->gpio_memh, (reg), (val))
1095aec566fScliff 
1105aec566fScliff void
gpio_pic_unblock_irqs(struct pic_softc * pic,size_t irq_base,uint32_t irq_mask)1115aec566fScliff gpio_pic_unblock_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
1125aec566fScliff {
1135aec566fScliff 	struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
1145aec566fScliff 	KASSERT(irq_base == 0);
1155aec566fScliff 
1165aec566fScliff 	gpio->gpio_enable_mask |= irq_mask;
1175aec566fScliff 	/*
1185aec566fScliff 	 * If this a level source, ack it now.  If it's still asserted
1195aec566fScliff 	 * it'll come back.
1205aec566fScliff 	 */
1215aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, gpio->gpio_enable_mask);
1225aec566fScliff 	if (irq_mask & gpio->gpio_level_mask)
1235aec566fScliff 		GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR,
1245aec566fScliff 		    irq_mask & gpio->gpio_level_mask);
1255aec566fScliff }
1265aec566fScliff 
1275aec566fScliff void
gpio_pic_block_irqs(struct pic_softc * pic,size_t irq_base,uint32_t irq_mask)1285aec566fScliff gpio_pic_block_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
1295aec566fScliff {
1305aec566fScliff 	struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
1315aec566fScliff 	KASSERT(irq_base == 0);
1325aec566fScliff 
1335aec566fScliff 	gpio->gpio_enable_mask &= ~irq_mask;
1345aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, ~irq_mask);
1355aec566fScliff 	/*
1365aec566fScliff 	 * If any of the sources are edge triggered, ack them now so
1375aec566fScliff 	 * we won't lose them.
1385aec566fScliff 	 */
1395aec566fScliff 	if (irq_mask & gpio->gpio_edge_mask)
1405aec566fScliff 		GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR,
1415aec566fScliff 		    irq_mask & gpio->gpio_edge_mask);
1425aec566fScliff }
1435aec566fScliff 
1445aec566fScliff int
gpio_pic_find_pending_irqs(struct pic_softc * pic)1455aec566fScliff gpio_pic_find_pending_irqs(struct pic_softc *pic)
1465aec566fScliff {
1475aec566fScliff 	struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
1485aec566fScliff 	uint32_t pending;
1495aec566fScliff 
1505aec566fScliff 	pending = GPIO_READ(gpio, GEMINI_GPIO_INTRMSKSTATE);
1515aec566fScliff 	KASSERT((pending & ~gpio->gpio_enable_mask) == 0);
1525aec566fScliff 	if (pending == 0)
1535aec566fScliff 		return 0;
1545aec566fScliff 
1555aec566fScliff 	/*
1565aec566fScliff 	 * Now find all the pending bits and mark them as pending.
1575aec566fScliff 	 */
1585aec566fScliff 	(void) pic_mark_pending_sources(&gpio->gpio_pic, 0, pending);
1595aec566fScliff 
1605aec566fScliff 	return 1;
1615aec566fScliff }
1625aec566fScliff 
1635aec566fScliff void
gpio_pic_establish_irq(struct pic_softc * pic,struct intrsource * is)1645aec566fScliff gpio_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
1655aec566fScliff {
1665aec566fScliff 	struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
1675aec566fScliff 	KASSERT(is->is_irq < 32);
1685aec566fScliff 	uint32_t irq_mask = __BIT(is->is_irq);
1695aec566fScliff 	uint32_t v;
1705aec566fScliff #if 0
1715aec566fScliff 	unsigned int i;
1725aec566fScliff 	struct intrsource *maybe_is;
1735aec566fScliff #endif
1745aec566fScliff 
1755aec566fScliff 	/*
1765aec566fScliff 	 * Make sure the irq isn't enabled and not asserting.
1775aec566fScliff 	 */
1785aec566fScliff 	gpio->gpio_enable_mask &= ~irq_mask;
1795aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, gpio->gpio_enable_mask);
1805aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR, irq_mask);
1815aec566fScliff 
1825aec566fScliff 	/*
1835aec566fScliff 	 * Convert the type to a gpio type and figure out which bits in what
1845aec566fScliff 	 * register we have to tweak.
1855aec566fScliff 	 */
1865aec566fScliff 	gpio->gpio_edge_rising_mask &= ~irq_mask;
1875aec566fScliff 	gpio->gpio_edge_falling_mask &= ~irq_mask;
1885aec566fScliff 	gpio->gpio_level_hi_mask &= ~irq_mask;
1895aec566fScliff 	gpio->gpio_level_lo_mask &= ~irq_mask;
1905aec566fScliff 	switch (is->is_type) {
1915aec566fScliff 	case IST_LEVEL_LOW: gpio->gpio_level_lo_mask |= irq_mask; break;
1925aec566fScliff 	case IST_LEVEL_HIGH: gpio->gpio_level_hi_mask |= irq_mask; break;
1935aec566fScliff 	case IST_EDGE_FALLING: gpio->gpio_edge_falling_mask |= irq_mask; break;
1945aec566fScliff 	case IST_EDGE_RISING: gpio->gpio_edge_rising_mask |= irq_mask; break;
1955aec566fScliff 	case IST_EDGE_BOTH:
1965aec566fScliff 		gpio->gpio_edge_rising_mask |= irq_mask;
1975aec566fScliff 		gpio->gpio_edge_falling_mask |= irq_mask;
1985aec566fScliff 		break;
1995aec566fScliff 	default:
2005aec566fScliff 		panic("%s: unknown is_type %d\n", __FUNCTION__, is->is_type);
2015aec566fScliff 	}
2025aec566fScliff 	gpio->gpio_edge_mask =
2035aec566fScliff 	    gpio->gpio_edge_rising_mask | gpio->gpio_edge_falling_mask;
2045aec566fScliff 	gpio->gpio_level_mask =
2055aec566fScliff 	    gpio->gpio_level_hi_mask|gpio->gpio_level_lo_mask;
2065aec566fScliff 	gpio->gpio_inuse_mask |= irq_mask;
2075aec566fScliff 
2085aec566fScliff 	/*
2095aec566fScliff 	 * Set the interrupt type.
2105aec566fScliff 	 */
2115aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRTRIG, gpio->gpio_level_mask);
2125aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTREDGEBOTH,
2135aec566fScliff 		gpio->gpio_edge_rising_mask & gpio->gpio_edge_falling_mask);
2145aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_INTRDIR,
2155aec566fScliff 		gpio->gpio_edge_falling_mask | gpio->gpio_level_lo_mask);
2165aec566fScliff 
2175aec566fScliff 	/*
2185aec566fScliff 	 * Mark it as input by clearning bit(s) in PINDIR reg
2195aec566fScliff 	 */
2205aec566fScliff 	v = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
2215aec566fScliff 	v &= ~irq_mask;
2225aec566fScliff 	GPIO_WRITE(gpio, GEMINI_GPIO_PINDIR, v);
2235aec566fScliff #if 0
2245aec566fScliff 	for (i = 0, maybe_is = NULL; i < 32; i++) {
2255aec566fScliff 		if ((is = pic->pic_sources[i]) != NULL) {
2265aec566fScliff 			if (maybe_is == NULL || is->is_ipl > maybe_is->is_ipl)
2275aec566fScliff 				maybe_is = is;
2285aec566fScliff 		}
2295aec566fScliff 	}
2305aec566fScliff 	if (maybe_is != NULL) {
2315aec566fScliff 		is = gpio->gpio_is;
2325aec566fScliff 		KASSERT(is != NULL);
2335aec566fScliff 		is->is_ipl = maybe_is->is_ipl;
2345aec566fScliff 		(*is->is_pic->pic_ops->pic_establish_irq)(is->is_pic, is);
2355aec566fScliff 	}
2365aec566fScliff #endif
2375aec566fScliff }
2385aec566fScliff 
2395aec566fScliff static int gpio_match(device_t, cfdata_t, void *);
2405aec566fScliff static void gpio_attach(device_t, device_t, void *);
2415aec566fScliff 
2425aec566fScliff CFATTACH_DECL_NEW(geminigpio,
2435aec566fScliff 	sizeof(struct gpio_softc),
2445aec566fScliff 	gpio_match, gpio_attach,
2455aec566fScliff 	NULL, NULL);
2465aec566fScliff 
247d2dce27bSmatt #if NGPIO > 0 || NGEMINIGMAC > 0
2485aec566fScliff 
249d2dce27bSmatt int
geminigpio_pin_read(void * arg,int pin)2505aec566fScliff geminigpio_pin_read(void *arg, int pin)
2515aec566fScliff {
252d2dce27bSmatt 	struct gpio_softc * const gpio = device_private(arg);
2535aec566fScliff 
2545aec566fScliff 	return (GPIO_READ(gpio, GEMINI_GPIO_DATAIN) >> pin) & 1;
2555aec566fScliff }
2565aec566fScliff 
257d2dce27bSmatt void
geminigpio_pin_write(void * arg,int pin,int value)2585aec566fScliff geminigpio_pin_write(void *arg, int pin, int value)
2595aec566fScliff {
260d2dce27bSmatt 	struct gpio_softc * const gpio = device_private(arg);
2615aec566fScliff 	uint32_t mask = 1 << pin;
2625aec566fScliff 
2635aec566fScliff 	if (value)
264d2dce27bSmatt 		GPIO_WRITE(gpio, GEMINI_GPIO_DATASET, mask);
2655aec566fScliff 	else
266d2dce27bSmatt 		GPIO_WRITE(gpio, GEMINI_GPIO_DATACLR, mask);
2675aec566fScliff }
2685aec566fScliff 
269d2dce27bSmatt void
geminigpio_pin_ctl(void * arg,int pin,int flags)2705aec566fScliff geminigpio_pin_ctl(void *arg, int pin, int flags)
2715aec566fScliff {
272d2dce27bSmatt 	struct gpio_softc * const gpio = device_private(arg);
2735aec566fScliff 	uint32_t mask = 1 << pin;
2745aec566fScliff 	uint32_t old, new;
2755aec566fScliff 
2765aec566fScliff 	old = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
2775aec566fScliff 	new = old;
2785aec566fScliff 	switch (flags & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
2795aec566fScliff 	case GPIO_PIN_INPUT:	new &= ~mask; break;
2805aec566fScliff 	case GPIO_PIN_OUTPUT:	new |=  mask; break;
2815aec566fScliff 	default:		return;
2825aec566fScliff 	}
2835aec566fScliff 	if (old != new)
2845aec566fScliff 		GPIO_WRITE(gpio, GEMINI_GPIO_PINDIR, new);
2855aec566fScliff }
2865aec566fScliff 
2875aec566fScliff static void
gpio_defer(device_t self)2885aec566fScliff gpio_defer(device_t self)
2895aec566fScliff {
2905aec566fScliff 	struct gpio_softc * const gpio = device_private(self);
2915aec566fScliff 	struct gpio_chipset_tag * const gp = &gpio->gpio_chipset;
2925aec566fScliff 	struct gpiobus_attach_args gba;
2935aec566fScliff 	gpio_pin_t *pins;
2945aec566fScliff 	uint32_t mask, dir, valueout, valuein;
2955aec566fScliff 	int pin;
2965aec566fScliff 
297d2dce27bSmatt 	gp->gp_cookie = gpio->gpio_dev;
2985aec566fScliff 	gp->gp_pin_read = geminigpio_pin_read;
2995aec566fScliff 	gp->gp_pin_write = geminigpio_pin_write;
3005aec566fScliff 	gp->gp_pin_ctl = geminigpio_pin_ctl;
3015aec566fScliff 
3025aec566fScliff 	gba.gba_gc = gp;
3035aec566fScliff 	gba.gba_pins = gpio->gpio_pins;
3045aec566fScliff 	gba.gba_npins = __arraycount(gpio->gpio_pins);
3055aec566fScliff 
3065aec566fScliff 	dir = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
307d2dce27bSmatt 	valueout = GPIO_READ(gpio, GEMINI_GPIO_DATAOUT);
308d2dce27bSmatt 	valuein = GPIO_READ(gpio, GEMINI_GPIO_DATAIN);
3095aec566fScliff 	for (pin = 0, mask = 1, pins = gpio->gpio_pins;
3105aec566fScliff 	     pin < 32; pin++, mask <<= 1, pins++) {
3115aec566fScliff 		pins->pin_num = pin;
3125aec566fScliff 		if (gpio->gpio_inuse_mask & mask)
3135aec566fScliff 			pins->pin_caps = GPIO_PIN_INPUT;
3145aec566fScliff 		else
3155aec566fScliff 			pins->pin_caps = GPIO_PIN_INPUT|GPIO_PIN_OUTPUT;
3165aec566fScliff 		pins->pin_flags =
3175aec566fScliff 		    (dir & mask) ? GPIO_PIN_OUTPUT : GPIO_PIN_INPUT;
3185aec566fScliff 		pins->pin_state =
3195aec566fScliff 		    (((dir & mask) ? valueout : valuein) & mask)
3205aec566fScliff 			? GPIO_PIN_HIGH
3215aec566fScliff 			: GPIO_PIN_LOW;
3225aec566fScliff 	}
3235aec566fScliff 
324*c7fb772bSthorpej 	config_found(self, &gba, gpiobus_print, CFARGS_NONE);
3255aec566fScliff }
3265aec566fScliff #endif /* NGPIO > 0 */
3275aec566fScliff 
3285aec566fScliff int
gpio_match(device_t parent,cfdata_t cfdata,void * aux)3295aec566fScliff gpio_match(device_t parent, cfdata_t cfdata, void *aux)
3305aec566fScliff {
3315aec566fScliff 	struct obio_attach_args *oa = aux;
3325aec566fScliff 
3335aec566fScliff 	if (oa->obio_addr == GEMINI_GPIO0_BASE
3345aec566fScliff 	    || oa->obio_addr == GEMINI_GPIO1_BASE
3355aec566fScliff 	    || oa->obio_addr == GEMINI_GPIO2_BASE)
3365aec566fScliff 		return 1;
3375aec566fScliff 
3385aec566fScliff 	return 0;
3395aec566fScliff }
3405aec566fScliff 
3415aec566fScliff void
gpio_attach(device_t parent,device_t self,void * aux)3425aec566fScliff gpio_attach(device_t parent, device_t self, void *aux)
3435aec566fScliff {
3445aec566fScliff 	struct obio_attach_args * const oa = aux;
3455aec566fScliff 	struct gpio_softc * const gpio = device_private(self);
3465aec566fScliff 	int error;
3475aec566fScliff 
3485aec566fScliff 	if (oa->obio_intr == OBIOCF_INTR_DEFAULT)
3495aec566fScliff 		panic("\n%s: no intr assigned", device_xname(self));
3505aec566fScliff 
3515aec566fScliff 	if (oa->obio_size == OBIOCF_SIZE_DEFAULT)
3525aec566fScliff 		oa->obio_size = GEMINI_GPIO_SIZE;
3535aec566fScliff 
354d2dce27bSmatt 	gpio->gpio_dev = self;
3555aec566fScliff 	gpio->gpio_memt = oa->obio_iot;
3565aec566fScliff 	error = bus_space_map(oa->obio_iot, oa->obio_addr, oa->obio_size,
3575aec566fScliff 	    0, &gpio->gpio_memh);
3585aec566fScliff 
3595aec566fScliff 	if (error) {
3605aec566fScliff 		aprint_error(": failed to map register %#lx@%#lx: %d\n",
3615aec566fScliff 		    oa->obio_size, oa->obio_addr, error);
3625aec566fScliff 		return;
3635aec566fScliff 	}
3645aec566fScliff 
3655aec566fScliff 	if (oa->obio_intrbase != OBIOCF_INTRBASE_DEFAULT) {
3665aec566fScliff 		gpio->gpio_pic.pic_ops = &gpio_pic_ops;
367d2dce27bSmatt 		strlcpy(gpio->gpio_pic.pic_name, device_xname(self),
3685aec566fScliff 		    sizeof(gpio->gpio_pic.pic_name));
3695aec566fScliff 		gpio->gpio_pic.pic_maxsources = 32;
3705aec566fScliff 		pic_add(&gpio->gpio_pic, oa->obio_intrbase);
3715aec566fScliff 		aprint_normal(": interrupts %d..%d",
3725aec566fScliff 		    oa->obio_intrbase, oa->obio_intrbase + 31);
3735aec566fScliff 		gpio->gpio_is = intr_establish(oa->obio_intr,
3745aec566fScliff 		    IPL_HIGH, IST_LEVEL_HIGH, pic_handle_intr, &gpio->gpio_pic);
3755aec566fScliff 		KASSERT(gpio->gpio_is != NULL);
3765aec566fScliff 		aprint_normal(", intr %d", oa->obio_intr);
3775aec566fScliff 	}
3785aec566fScliff 	aprint_normal("\n");
3795aec566fScliff #if NGPIO > 0
3805aec566fScliff 	config_interrupts(self, gpio_defer);
3815aec566fScliff #endif
3825aec566fScliff }
383