186c5c7f4Smatt /*-
286c5c7f4Smatt * Copyright (c) 2012 The NetBSD Foundation, Inc.
386c5c7f4Smatt * All rights reserved.
486c5c7f4Smatt *
586c5c7f4Smatt * This code is derived from software contributed to The NetBSD Foundation
686c5c7f4Smatt * by Matt Thomas of 3am Software Foundry.
786c5c7f4Smatt *
886c5c7f4Smatt * Redistribution and use in source and binary forms, with or without
986c5c7f4Smatt * modification, are permitted provided that the following conditions
1086c5c7f4Smatt * are met:
1186c5c7f4Smatt * 1. Redistributions of source code must retain the above copyright
1286c5c7f4Smatt * notice, this list of conditions and the following disclaimer.
1386c5c7f4Smatt * 2. Redistributions in binary form must reproduce the above copyright
1486c5c7f4Smatt * notice, this list of conditions and the following disclaimer in the
1586c5c7f4Smatt * documentation and/or other materials provided with the distribution.
1686c5c7f4Smatt *
1786c5c7f4Smatt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
1886c5c7f4Smatt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
1986c5c7f4Smatt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
2086c5c7f4Smatt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
2186c5c7f4Smatt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2286c5c7f4Smatt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2386c5c7f4Smatt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2486c5c7f4Smatt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2586c5c7f4Smatt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2686c5c7f4Smatt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
2786c5c7f4Smatt * POSSIBILITY OF SUCH DAMAGE.
2886c5c7f4Smatt */
2986c5c7f4Smatt
3086c5c7f4Smatt #include "locators.h"
31fee210abSskrll #include "opt_cputypes.h"
3286c5c7f4Smatt
3386c5c7f4Smatt #include <sys/cdefs.h>
3486c5c7f4Smatt
35*c7fb772bSthorpej __KERNEL_RCSID(1, "$NetBSD: armperiph.c,v 1.19 2021/08/07 16:18:43 thorpej Exp $");
3686c5c7f4Smatt
3786c5c7f4Smatt #include <sys/param.h>
3886c5c7f4Smatt #include <sys/device.h>
39e6dc2a1dSmatt #include <sys/lwp.h>
4086c5c7f4Smatt
4186c5c7f4Smatt #include "ioconf.h"
4286c5c7f4Smatt
4386c5c7f4Smatt #include <arm/mainbus/mainbus.h>
4486c5c7f4Smatt #include <arm/cortex/mpcore_var.h>
45834bac81Sskrll #include <arm/cortex/gtmr_intr.h>
4692cc85b3Sskrll #include <arm/cortex/a9tmr_intr.h>
4786c5c7f4Smatt
4886c5c7f4Smatt static int armperiph_match(device_t, cfdata_t, void *);
4986c5c7f4Smatt static void armperiph_attach(device_t, device_t, void *);
5086c5c7f4Smatt
5186c5c7f4Smatt static bool attached;
5286c5c7f4Smatt
5386c5c7f4Smatt struct armperiph_softc {
5486c5c7f4Smatt device_t sc_dev;
5586c5c7f4Smatt bus_space_tag_t sc_memt;
5686c5c7f4Smatt bus_space_handle_t sc_memh;
5786c5c7f4Smatt };
5886c5c7f4Smatt
5982643090Smatt struct armperiph_info {
6082643090Smatt const char pi_name[12];
6182643090Smatt bus_size_t pi_off1;
6282643090Smatt bus_size_t pi_off2;
6382643090Smatt };
6482643090Smatt
6582643090Smatt static const struct armperiph_info a5_devices[] = {
6682643090Smatt { "armscu", 0x0000, 0 },
6782643090Smatt { "armgic", 0x1000, 0x0100 },
6852049049Shkenken { "arma9tmr", 0x0200, 0 },
696f78b8ddSjmcneill { "a9wdt", 0x0600, 0 },
7026ee1c6bSjmcneill { "arml2cc", 0, 0 }, /* external; needs "offset" property */
7182643090Smatt { "", 0, 0 },
7286c5c7f4Smatt };
7386c5c7f4Smatt
7482643090Smatt static const struct armperiph_info a7_devices[] = {
7582643090Smatt { "armgic", 0x1000, 0x2000 },
7682643090Smatt { "armgtmr", 0, 0 },
7782643090Smatt { "", 0, 0 },
7886c5c7f4Smatt };
7986c5c7f4Smatt
8082643090Smatt static const struct armperiph_info a9_devices[] = {
8182643090Smatt { "armscu", 0x0000, 0 },
8282643090Smatt { "arml2cc", 0x2000, 0 },
8382643090Smatt { "armgic", 0x1000, 0x0100 },
8452049049Shkenken { "arma9tmr", 0x0200, 0 },
8582643090Smatt { "a9wdt", 0x0600, 0 },
8682643090Smatt { "", 0, 0 },
8786c5c7f4Smatt };
8886c5c7f4Smatt
8982643090Smatt static const struct armperiph_info a15_devices[] = {
9082643090Smatt { "armgic", 0x1000, 0x2000 },
9182643090Smatt { "armgtmr", 0, 0 },
9282643090Smatt { "", 0, 0 },
9399884fb5Smatt };
9499884fb5Smatt
95e6dc2a1dSmatt static const struct armperiph_info a17_devices[] = {
96e6dc2a1dSmatt { "armgic", 0x1000, 0x2000 },
97e6dc2a1dSmatt { "armgtmr", 0, 0 },
98e6dc2a1dSmatt { "", 0, 0 },
99e6dc2a1dSmatt };
100e6dc2a1dSmatt
101da90d24cSjmcneill static const struct armperiph_info a57_devices[] = {
102da90d24cSjmcneill { "armgic", 0x1000, 0x2000 },
103da90d24cSjmcneill { "armgtmr", 0, 0 },
104da90d24cSjmcneill { "", 0, 0 },
105da90d24cSjmcneill };
106da90d24cSjmcneill
10799884fb5Smatt
10886c5c7f4Smatt static const struct mpcore_config {
10982643090Smatt const struct armperiph_info *cfg_devices;
11086c5c7f4Smatt uint32_t cfg_cpuid;
11186c5c7f4Smatt uint32_t cfg_cbar_size;
11286c5c7f4Smatt } configs[] = {
11382643090Smatt { a5_devices, 0x410fc050, 2*4096 },
11482643090Smatt { a7_devices, 0x410fc070, 8*4096 },
1151e00bbeeSmatt { a9_devices, 0x410fc090, 3*4096 },
11699884fb5Smatt { a15_devices, 0x410fc0f0, 8*4096 },
117e6dc2a1dSmatt { a17_devices, 0x410fc0e0, 8*4096 },
118da90d24cSjmcneill { a57_devices, 0x410fd070, 8*4096 },
11986c5c7f4Smatt };
12086c5c7f4Smatt
12186c5c7f4Smatt static const struct mpcore_config *
armperiph_find_config(void)12286c5c7f4Smatt armperiph_find_config(void)
12386c5c7f4Smatt {
12486c5c7f4Smatt const uint32_t arm_cpuid = curcpu()->ci_arm_cpuid & 0xff0ff0f0;
12586c5c7f4Smatt for (size_t i = 0; i < __arraycount(configs); i++) {
12686c5c7f4Smatt if (arm_cpuid == configs[i].cfg_cpuid) {
12786c5c7f4Smatt return configs + i;
12886c5c7f4Smatt }
12986c5c7f4Smatt }
13086c5c7f4Smatt
13186c5c7f4Smatt return NULL;
13286c5c7f4Smatt }
13386c5c7f4Smatt
13486c5c7f4Smatt CFATTACH_DECL_NEW(armperiph, sizeof(struct armperiph_softc),
13586c5c7f4Smatt armperiph_match, armperiph_attach, NULL, NULL);
13686c5c7f4Smatt
13786c5c7f4Smatt static int
armperiph_match(device_t parent,cfdata_t cf,void * aux)13886c5c7f4Smatt armperiph_match(device_t parent, cfdata_t cf, void *aux)
13986c5c7f4Smatt {
14086c5c7f4Smatt struct mainbus_attach_args * const mb = aux;
14186c5c7f4Smatt const int base = cf->cf_loc[MAINBUSCF_BASE];
14286c5c7f4Smatt const int size = cf->cf_loc[MAINBUSCF_SIZE];
14386c5c7f4Smatt const int dack = cf->cf_loc[MAINBUSCF_DACK];
14486c5c7f4Smatt const int irq = cf->cf_loc[MAINBUSCF_IRQ];
14586c5c7f4Smatt const int intrbase = cf->cf_loc[MAINBUSCF_INTRBASE];
14686c5c7f4Smatt
14786c5c7f4Smatt if (attached)
14886c5c7f4Smatt return 0;
14986c5c7f4Smatt
15086c5c7f4Smatt if (base != MAINBUSCF_BASE_DEFAULT || base != mb->mb_iobase
15186c5c7f4Smatt || size != MAINBUSCF_SIZE_DEFAULT || size != mb->mb_iosize
15286c5c7f4Smatt || dack != MAINBUSCF_DACK_DEFAULT || dack != mb->mb_drq
15386c5c7f4Smatt || irq != MAINBUSCF_IRQ_DEFAULT || irq != mb->mb_irq
15486c5c7f4Smatt || intrbase != MAINBUSCF_INTRBASE_DEFAULT
15586c5c7f4Smatt || intrbase != mb->mb_intrbase)
15686c5c7f4Smatt return 0;
15786c5c7f4Smatt
15886c5c7f4Smatt if (!CPU_ID_CORTEX_P(curcpu()->ci_arm_cpuid))
15986c5c7f4Smatt return 0;
16086c5c7f4Smatt
16186c5c7f4Smatt if (armreg_cbar_read() == 0)
16286c5c7f4Smatt return 0;
16386c5c7f4Smatt
16486c5c7f4Smatt if (armperiph_find_config() == NULL)
16586c5c7f4Smatt return 0;
16686c5c7f4Smatt
16786c5c7f4Smatt return 1;
16886c5c7f4Smatt }
16986c5c7f4Smatt
17086c5c7f4Smatt static void
armperiph_attach(device_t parent,device_t self,void * aux)17186c5c7f4Smatt armperiph_attach(device_t parent, device_t self, void *aux)
17286c5c7f4Smatt {
17386c5c7f4Smatt struct armperiph_softc * const sc = device_private(self);
17486c5c7f4Smatt struct mainbus_attach_args * const mb = aux;
17586c5c7f4Smatt bus_addr_t cbar = armreg_cbar_read();
17686c5c7f4Smatt const struct mpcore_config * const cfg = armperiph_find_config();
177d8e7f025Sjmcneill prop_dictionary_t prop = device_properties(self);
178d8e7f025Sjmcneill uint32_t cbar_override;
179d8e7f025Sjmcneill
180d8e7f025Sjmcneill if (prop_dictionary_get_uint32(prop, "cbar", &cbar_override))
181d8e7f025Sjmcneill cbar = (bus_addr_t)cbar_override;
18286c5c7f4Smatt
18386c5c7f4Smatt /*
18486c5c7f4Smatt * The normal mainbus bus space will not work for us so the port's
18586c5c7f4Smatt * device_register must have replaced it with one that will work.
18686c5c7f4Smatt */
18786c5c7f4Smatt sc->sc_dev = self;
18886c5c7f4Smatt sc->sc_memt = mb->mb_iot;
18986c5c7f4Smatt
19086c5c7f4Smatt int error = bus_space_map(sc->sc_memt, cbar, cfg->cfg_cbar_size, 0,
19186c5c7f4Smatt &sc->sc_memh);
19286c5c7f4Smatt if (error) {
19386c5c7f4Smatt aprint_normal(": error mapping registers at %#lx: %d\n",
19486c5c7f4Smatt cbar, error);
19586c5c7f4Smatt return;
19686c5c7f4Smatt }
19786c5c7f4Smatt aprint_normal("\n");
19886c5c7f4Smatt
19986c5c7f4Smatt /*
20086c5c7f4Smatt * Let's try to attach any children we may have.
20186c5c7f4Smatt */
20282643090Smatt for (size_t i = 0; cfg->cfg_devices[i].pi_name[0] != 0; i++) {
20386c5c7f4Smatt struct mpcore_attach_args mpcaa = {
20482643090Smatt .mpcaa_name = cfg->cfg_devices[i].pi_name,
20586c5c7f4Smatt .mpcaa_memt = sc->sc_memt,
20686c5c7f4Smatt .mpcaa_memh = sc->sc_memh,
20782643090Smatt .mpcaa_off1 = cfg->cfg_devices[i].pi_off1,
20882643090Smatt .mpcaa_off2 = cfg->cfg_devices[i].pi_off2,
20986c5c7f4Smatt };
21029299275Sjmcneill if (strcmp(mpcaa.mpcaa_name, "arma9tmr") == 0) {
21152049049Shkenken mpcaa.mpcaa_irq = IRQ_A9TMR_PPI_GTIMER;
21229299275Sjmcneill }
2131f9df332Sskrll if (strcmp(mpcaa.mpcaa_name, "armgtmr") == 0) {
2141f9df332Sskrll mpcaa.mpcaa_irq = IRQ_GTMR_PPI_VTIMER;
2151f9df332Sskrll }
21686c5c7f4Smatt
217*c7fb772bSthorpej config_found(self, &mpcaa, NULL, CFARGS_NONE);
21886c5c7f4Smatt }
219d33c2903Sskrll attached = true;
22086c5c7f4Smatt }
221