xref: /netbsd-src/sys/arch/arm/at91/at91sam9261bus.c (revision 66be60e70355b76c01f0a1b784aa4c2a3b635b61)
1*66be60e7Sskrll /*	$Id: at91sam9261bus.c,v 1.4 2023/04/21 15:04:47 skrll Exp $	*/
2c62a0ac4Smatt 
3c62a0ac4Smatt #include <sys/cdefs.h>
4*66be60e7Sskrll __KERNEL_RCSID(0, "$NetBSD: at91sam9261bus.c,v 1.4 2023/04/21 15:04:47 skrll Exp $");
5c62a0ac4Smatt 
6c62a0ac4Smatt #include <sys/types.h>
7c62a0ac4Smatt #include <sys/param.h>
8c62a0ac4Smatt #include <sys/systm.h>
9c62a0ac4Smatt #include <sys/kernel.h>
10c62a0ac4Smatt #include <sys/time.h>
11c62a0ac4Smatt #include <sys/device.h>
12c62a0ac4Smatt #include <uvm/uvm_extern.h>
13c62a0ac4Smatt 
14c62a0ac4Smatt #include <arm/at91/at91sam9261busvar.h>
15c62a0ac4Smatt 
16c62a0ac4Smatt const struct at91bus_machdep at91sam9261bus = {
17c62a0ac4Smatt 	at91sam9261bus_init,
18c62a0ac4Smatt 	at91sam9261bus_attach_cn,
19c62a0ac4Smatt 	at91sam9261bus_devmap,
20c62a0ac4Smatt 
21c62a0ac4Smatt 	/* clocking support: */
22c62a0ac4Smatt 	at91sam9261bus_peripheral_clock,
23c62a0ac4Smatt 
24c62a0ac4Smatt 	/* PIO support: */
25c62a0ac4Smatt 	at91sam9261bus_pio_port,
26c62a0ac4Smatt 	at91sam9261bus_gpio_mask,
27c62a0ac4Smatt 
28c62a0ac4Smatt 	/* interrupt handling support: */
29c62a0ac4Smatt 	at91sam9261bus_intr_init,
30c62a0ac4Smatt 	at91sam9261bus_intr_establish,
31c62a0ac4Smatt 	at91sam9261bus_intr_disestablish,
32c62a0ac4Smatt 	at91sam9261bus_intr_poll,
33c62a0ac4Smatt 	at91sam9261bus_intr_dispatch,
34c62a0ac4Smatt 
35c62a0ac4Smatt 	/* configuration */
36c62a0ac4Smatt 	at91sam9261bus_peripheral_name,
37c62a0ac4Smatt 	at91sam9261bus_search_peripherals
38c62a0ac4Smatt };
39c62a0ac4Smatt 
at91sam9261bus_init(struct at91bus_clocks * clocks)40c62a0ac4Smatt void at91sam9261bus_init(struct at91bus_clocks *clocks)
41c62a0ac4Smatt {
42c62a0ac4Smatt 	pmap_devmap_register(at91_devmap());
43c62a0ac4Smatt 	at91pmc_get_clocks(clocks);
44c62a0ac4Smatt }
45c62a0ac4Smatt 
at91sam9261bus_devmap(void)46c62a0ac4Smatt const struct pmap_devmap *at91sam9261bus_devmap(void)
47c62a0ac4Smatt {
48c62a0ac4Smatt 	static const struct pmap_devmap devmap[] = {
49*66be60e7Sskrll 	    DEVMAP_ENTRY(
50c62a0ac4Smatt 		AT91SAM9261_APB_VBASE,
51c62a0ac4Smatt 		AT91SAM9261_APB_HWBASE,
52*66be60e7Sskrll 		AT91SAM9261_APB_SIZE
53*66be60e7Sskrll 	    ),
54*66be60e7Sskrll 	    DEVMAP_ENTRY_END
55c62a0ac4Smatt 	};
56c62a0ac4Smatt 
57c62a0ac4Smatt 	return devmap;
58c62a0ac4Smatt }
59c62a0ac4Smatt 
at91sam9261bus_peripheral_clock(int pid,int enable)60c62a0ac4Smatt void at91sam9261bus_peripheral_clock(int pid, int enable)
61c62a0ac4Smatt {
62c62a0ac4Smatt 	switch (pid) {
63c62a0ac4Smatt 	case PID_UHP:
64c62a0ac4Smatt 		if (enable)
65c62a0ac4Smatt 			PMCREG(PMC_SCER) = PMC_SCSR_UHP;
66c62a0ac4Smatt 		else
67c62a0ac4Smatt 			PMCREG(PMC_SCDR) = PMC_SCSR_UHP;
68c62a0ac4Smatt 		break;
69c62a0ac4Smatt 	}
70c62a0ac4Smatt 	at91pmc_peripheral_clock(pid, enable);
71c62a0ac4Smatt }
72c62a0ac4Smatt 
at91sam9261bus_pio_port(int pid)73c62a0ac4Smatt at91pio_port at91sam9261bus_pio_port(int pid)
74c62a0ac4Smatt {
75c62a0ac4Smatt 	switch (pid) {
76c62a0ac4Smatt 	case PID_PIOA:	return AT91_PIOA;
77c62a0ac4Smatt 	case PID_PIOB:	return AT91_PIOB;
78c62a0ac4Smatt 	case PID_PIOC:	return AT91_PIOC;
79c62a0ac4Smatt 	default:		panic("%s: pid %d not valid", __FUNCTION__, pid);
80c62a0ac4Smatt 	}
81c62a0ac4Smatt 
82c62a0ac4Smatt }
83c62a0ac4Smatt 
at91sam9261bus_gpio_mask(int pid)84c62a0ac4Smatt uint32_t at91sam9261bus_gpio_mask(int pid)
85c62a0ac4Smatt {
86c62a0ac4Smatt 	return 0xFFFFFFFFUL;
87c62a0ac4Smatt }
88c62a0ac4Smatt 
at91sam9261bus_peripheral_name(int pid)89c62a0ac4Smatt const char *at91sam9261bus_peripheral_name(int pid)
90c62a0ac4Smatt {
91c62a0ac4Smatt 	switch (pid) {
92c62a0ac4Smatt 	case PID_FIQ:	return "FIQ";
93c62a0ac4Smatt 	case PID_SYSIRQ:return "SYS";
94c62a0ac4Smatt 	case PID_PIOA:	return "PIOA";
95c62a0ac4Smatt 	case PID_PIOB:	return "PIOB";
96c62a0ac4Smatt 	case PID_PIOC:	return "PIOC";
97c62a0ac4Smatt 	case PID_US0:	return "USART0";
98c62a0ac4Smatt 	case PID_US1:	return "USART1";
99c62a0ac4Smatt 	case PID_US2:	return "USART2";
100c62a0ac4Smatt 	case PID_MCI:	return "MCI";
101c62a0ac4Smatt 	case PID_UDP:	return "UDP";
102c62a0ac4Smatt 	case PID_TWI:	return "TWI";
103c62a0ac4Smatt 	case PID_SPI0:	return "SPI0";
104c62a0ac4Smatt 	case PID_SPI1:	return "SPI1";
105c62a0ac4Smatt 	case PID_SSC0:	return "SSC0";
106c62a0ac4Smatt 	case PID_SSC1:	return "SSC1";
107c62a0ac4Smatt 	case PID_SSC2:	return "SSC2";
108c62a0ac4Smatt 	case PID_TC0:	return "TC0";
109c62a0ac4Smatt 	case PID_TC1:	return "TC1";
110c62a0ac4Smatt 	case PID_TC2:	return "TC2";
111c62a0ac4Smatt 	case PID_UHP:	return "UHP";
112c62a0ac4Smatt 	case PID_LCDC:	return "LCDC";
113c62a0ac4Smatt 	case PID_IRQ0:	return "IRQ0";
114c62a0ac4Smatt 	case PID_IRQ1:	return "IRQ1";
115c62a0ac4Smatt 	case PID_IRQ2:	return "IRQ2";
116c62a0ac4Smatt 	default:	panic("%s: invalid pid %d", __FUNCTION__, pid);
117c62a0ac4Smatt 	}
118c62a0ac4Smatt }
119c62a0ac4Smatt 
at91sam9261bus_search_peripherals(device_t self,device_t (* found_func)(device_t,bus_addr_t,int))120c62a0ac4Smatt void at91sam9261bus_search_peripherals(device_t self,
121c62a0ac4Smatt 				       device_t (*found_func)(device_t, bus_addr_t, int))
122c62a0ac4Smatt {
123c62a0ac4Smatt 	static const struct {
124c62a0ac4Smatt 		bus_addr_t	addr;
125c62a0ac4Smatt 		int		pid;
126c62a0ac4Smatt 	} table[] = {
127c62a0ac4Smatt 		{AT91SAM9261_PMC_BASE,		-1},
128c62a0ac4Smatt 		{AT91SAM9261_AIC_BASE,		-1},
129c62a0ac4Smatt 		{AT91SAM9261_PIT_BASE,		PID_SYSIRQ},
130c62a0ac4Smatt 		{AT91SAM9261_TC0_BASE,		PID_TC0},
131c62a0ac4Smatt 		{AT91SAM9261_TC1_BASE,		PID_TC1},
132c62a0ac4Smatt 		{AT91SAM9261_TC2_BASE,		PID_TC2},
133c62a0ac4Smatt 		{AT91SAM9261_DBGU_BASE,		PID_SYSIRQ},
134c62a0ac4Smatt 		{AT91SAM9261_PIOA_BASE,		PID_PIOA},
135c62a0ac4Smatt 		{AT91SAM9261_PIOB_BASE,		PID_PIOB},
136c62a0ac4Smatt 		{AT91SAM9261_PIOC_BASE,		PID_PIOC},
137c62a0ac4Smatt 		{AT91SAM9261_USART0_BASE,	PID_US0},
138c62a0ac4Smatt 		{AT91SAM9261_USART1_BASE,	PID_US1},
139c62a0ac4Smatt 		{AT91SAM9261_USART2_BASE,	PID_US2},
140c62a0ac4Smatt 		{AT91SAM9261_SSC0_BASE,		PID_SSC0},
141c62a0ac4Smatt 		{AT91SAM9261_SSC1_BASE,		PID_SSC1},
142c62a0ac4Smatt 		{AT91SAM9261_SSC2_BASE,		PID_SSC2},
143c62a0ac4Smatt 		{AT91SAM9261_TWI_BASE,		PID_TWI},
144c62a0ac4Smatt 		{AT91SAM9261_SPI0_BASE,		PID_SPI0},
145c62a0ac4Smatt 		{AT91SAM9261_SPI1_BASE,		PID_SPI1},
146c62a0ac4Smatt 		{AT91SAM9261_UHP_BASE,		PID_UHP},
147c62a0ac4Smatt 		{AT91SAM9261_LCD_BASE,		PID_LCDC},
148c62a0ac4Smatt 		{AT91SAM9261_UDP_BASE,		PID_UDP},
149c62a0ac4Smatt 		{AT91SAM9261_MCI_BASE,		PID_MCI},
150c62a0ac4Smatt 		{0, 0}
151c62a0ac4Smatt 	};
152c62a0ac4Smatt 	int i;
153c62a0ac4Smatt 
154c62a0ac4Smatt 	for (i = 0; table[i].addr; i++)
155c62a0ac4Smatt 		(*found_func)(self, table[i].addr, table[i].pid);
156c62a0ac4Smatt }
157c62a0ac4Smatt 
158