1*33e6c363Sskrll /* $NetBSD: apple_iic.c,v 1.1 2022/05/10 08:05:32 skrll Exp $ */
2*33e6c363Sskrll /* $OpenBSD: apliic.c,v 1.3 2022/02/14 14:55:53 kettenis Exp $ */
3*33e6c363Sskrll
4*33e6c363Sskrll /*-
5*33e6c363Sskrll * Copyright (c) 2022 The NetBSD Foundation, Inc.
6*33e6c363Sskrll * All rights reserved.
7*33e6c363Sskrll *
8*33e6c363Sskrll * This code is derived from software contributed to The NetBSD Foundation
9*33e6c363Sskrll * by Nick Hudson
10*33e6c363Sskrll *
11*33e6c363Sskrll * Redistribution and use in source and binary forms, with or without
12*33e6c363Sskrll * modification, are permitted provided that the following conditions
13*33e6c363Sskrll * are met:
14*33e6c363Sskrll * 1. Redistributions of source code must retain the above copyright
15*33e6c363Sskrll * notice, this list of conditions and the following disclaimer.
16*33e6c363Sskrll * 2. Redistributions in binary form must reproduce the above copyright
17*33e6c363Sskrll * notice, this list of conditions and the following disclaimer in the
18*33e6c363Sskrll * documentation and/or other materials provided with the distribution.
19*33e6c363Sskrll *
20*33e6c363Sskrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21*33e6c363Sskrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22*33e6c363Sskrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23*33e6c363Sskrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24*33e6c363Sskrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25*33e6c363Sskrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26*33e6c363Sskrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27*33e6c363Sskrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28*33e6c363Sskrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29*33e6c363Sskrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30*33e6c363Sskrll * POSSIBILITY OF SUCH DAMAGE.
31*33e6c363Sskrll */
32*33e6c363Sskrll
33*33e6c363Sskrll /*
34*33e6c363Sskrll * Copyright (c) 2021 Patrick Wildt <patrick@blueri.se>
35*33e6c363Sskrll *
36*33e6c363Sskrll * Permission to use, copy, modify, and distribute this software for any
37*33e6c363Sskrll * purpose with or without fee is hereby granted, provided that the above
38*33e6c363Sskrll * copyright notice and this permission notice appear in all copies.
39*33e6c363Sskrll *
40*33e6c363Sskrll * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
41*33e6c363Sskrll * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
42*33e6c363Sskrll * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
43*33e6c363Sskrll * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
44*33e6c363Sskrll * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
45*33e6c363Sskrll * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
46*33e6c363Sskrll * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
47*33e6c363Sskrll */
48*33e6c363Sskrll
49*33e6c363Sskrll #include <sys/param.h>
50*33e6c363Sskrll
51*33e6c363Sskrll #include <sys/bus.h>
52*33e6c363Sskrll #include <sys/device.h>
53*33e6c363Sskrll
54*33e6c363Sskrll #include <dev/i2c/i2cvar.h>
55*33e6c363Sskrll
56*33e6c363Sskrll #include <dev/fdt/fdtvar.h>
57*33e6c363Sskrll
58*33e6c363Sskrll /* Registers. */
59*33e6c363Sskrll #define I2C_MTXFIFO 0x00
60*33e6c363Sskrll #define I2C_MTXFIFO_DATA_MASK __BITS(7,0)
61*33e6c363Sskrll #define I2C_MTXFIFO_START __BIT(8)
62*33e6c363Sskrll #define I2C_MTXFIFO_STOP __BIT(9)
63*33e6c363Sskrll #define I2C_MTXFIFO_READ __BIT(10)
64*33e6c363Sskrll #define I2C_MRXFIFO 0x04
65*33e6c363Sskrll #define I2C_MRXFIFO_DATA_MASK __BITS(7,0)
66*33e6c363Sskrll #define I2C_MRXFIFO_EMPTY __BIT(8)
67*33e6c363Sskrll #define I2C_SMSTA 0x14
68*33e6c363Sskrll #define I2C_SMSTA_MTN __BIT(21)
69*33e6c363Sskrll #define I2C_SMSTA_XEN __BIT(27)
70*33e6c363Sskrll #define I2C_SMSTA_XBUSY __BIT(28)
71*33e6c363Sskrll #define I2C_CTL 0x1c
72*33e6c363Sskrll #define I2C_CTL_CLK_MASK __BITS(7,0)
73*33e6c363Sskrll #define I2C_CTL_MTR __BIT(9)
74*33e6c363Sskrll #define I2C_CTL_MRR __BIT(10)
75*33e6c363Sskrll #define I2C_CTL_EN __BIT(11)
76*33e6c363Sskrll #define I2C_REV 0x28
77*33e6c363Sskrll
78*33e6c363Sskrll #define IIC_READ(sc, reg) \
79*33e6c363Sskrll (bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg)))
80*33e6c363Sskrll #define IIC_WRITE(sc, reg, val) \
81*33e6c363Sskrll bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
82*33e6c363Sskrll #define HSET4(sc, reg, bits) \
83*33e6c363Sskrll IIC_WRITE((sc), (reg), IIC_READ((sc), (reg)) | (bits))
84*33e6c363Sskrll #define HCLR4(sc, reg, bits) \
85*33e6c363Sskrll IIC_WRITE((sc), (reg), IIC_READ((sc), (reg)) & ~(bits))
86*33e6c363Sskrll
87*33e6c363Sskrll struct apple_iic_softc {
88*33e6c363Sskrll device_t sc_dev;
89*33e6c363Sskrll bus_space_tag_t sc_bst;
90*33e6c363Sskrll bus_space_handle_t sc_bsh;
91*33e6c363Sskrll
92*33e6c363Sskrll struct clk * sc_clk;
93*33e6c363Sskrll int sc_hwrev;
94*33e6c363Sskrll uint32_t sc_clkdiv;
95*33e6c363Sskrll struct i2c_controller sc_i2c;
96*33e6c363Sskrll };
97*33e6c363Sskrll
98*33e6c363Sskrll
99*33e6c363Sskrll static int
apple_iic_acquire_bus(void * cookie,int flags)100*33e6c363Sskrll apple_iic_acquire_bus(void *cookie, int flags)
101*33e6c363Sskrll {
102*33e6c363Sskrll return 0;
103*33e6c363Sskrll }
104*33e6c363Sskrll
105*33e6c363Sskrll static void
apple_iic_release_bus(void * cookie,int flags)106*33e6c363Sskrll apple_iic_release_bus(void *cookie, int flags)
107*33e6c363Sskrll {
108*33e6c363Sskrll }
109*33e6c363Sskrll
110*33e6c363Sskrll static int
apple_iic_exec(void * cookie,i2c_op_t op,i2c_addr_t addr,const void * cmd,size_t cmdlen,void * buf,size_t buflen,int flags)111*33e6c363Sskrll apple_iic_exec(void *cookie, i2c_op_t op, i2c_addr_t addr, const void *cmd,
112*33e6c363Sskrll size_t cmdlen, void *buf, size_t buflen, int flags)
113*33e6c363Sskrll {
114*33e6c363Sskrll struct apple_iic_softc *sc = cookie;
115*33e6c363Sskrll const uint8_t * const cmdbytes = cmd;
116*33e6c363Sskrll uint8_t * const bufbytes = buf;
117*33e6c363Sskrll uint32_t reg;
118*33e6c363Sskrll int i;
119*33e6c363Sskrll
120*33e6c363Sskrll if (!I2C_OP_STOP_P(op))
121*33e6c363Sskrll return EINVAL;
122*33e6c363Sskrll
123*33e6c363Sskrll IIC_WRITE(sc, I2C_SMSTA, 0xffffffff);
124*33e6c363Sskrll
125*33e6c363Sskrll if (cmdlen > 0) {
126*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, I2C_MTXFIFO_START | addr << 1);
127*33e6c363Sskrll for (i = 0; i < cmdlen - 1; i++)
128*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, cmdbytes[i]);
129*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, cmdbytes[cmdlen - 1] |
130*33e6c363Sskrll (buflen == 0 ? I2C_MTXFIFO_STOP : 0));
131*33e6c363Sskrll }
132*33e6c363Sskrll
133*33e6c363Sskrll if (buflen == 0)
134*33e6c363Sskrll return 0;
135*33e6c363Sskrll
136*33e6c363Sskrll if (I2C_OP_READ_P(op)) {
137*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, I2C_MTXFIFO_START | addr << 1 | 1);
138*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, I2C_MTXFIFO_READ | buflen |
139*33e6c363Sskrll I2C_MTXFIFO_STOP);
140*33e6c363Sskrll for (i = 10; i > 0; i--) {
141*33e6c363Sskrll delay(1000);
142*33e6c363Sskrll reg = IIC_READ(sc, I2C_SMSTA);
143*33e6c363Sskrll if (reg & I2C_SMSTA_XEN)
144*33e6c363Sskrll break;
145*33e6c363Sskrll }
146*33e6c363Sskrll if (reg & I2C_SMSTA_MTN)
147*33e6c363Sskrll return ENXIO;
148*33e6c363Sskrll if (i == 0)
149*33e6c363Sskrll return ETIMEDOUT;
150*33e6c363Sskrll IIC_WRITE(sc, I2C_SMSTA, I2C_SMSTA_XEN);
151*33e6c363Sskrll for (i = 0; i < buflen; i++) {
152*33e6c363Sskrll reg = IIC_READ(sc, I2C_MRXFIFO);
153*33e6c363Sskrll if (reg & I2C_MRXFIFO_EMPTY)
154*33e6c363Sskrll return EIO;
155*33e6c363Sskrll bufbytes[i] = reg & I2C_MRXFIFO_DATA_MASK;
156*33e6c363Sskrll }
157*33e6c363Sskrll } else {
158*33e6c363Sskrll if (cmdlen == 0)
159*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, I2C_MTXFIFO_START | addr << 1);
160*33e6c363Sskrll for (i = 0; i < buflen - 1; i++)
161*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, bufbytes[i]);
162*33e6c363Sskrll IIC_WRITE(sc, I2C_MTXFIFO, bufbytes[buflen - 1] |
163*33e6c363Sskrll I2C_MTXFIFO_STOP);
164*33e6c363Sskrll }
165*33e6c363Sskrll
166*33e6c363Sskrll return 0;
167*33e6c363Sskrll }
168*33e6c363Sskrll
169*33e6c363Sskrll
170*33e6c363Sskrll static const struct device_compatible_entry compat_data[] = {
171*33e6c363Sskrll { .compat = "apple,i2c" },
172*33e6c363Sskrll DEVICE_COMPAT_EOL
173*33e6c363Sskrll };
174*33e6c363Sskrll
175*33e6c363Sskrll static int
apple_iic_match(device_t parent,cfdata_t cf,void * aux)176*33e6c363Sskrll apple_iic_match(device_t parent, cfdata_t cf, void *aux)
177*33e6c363Sskrll {
178*33e6c363Sskrll struct fdt_attach_args * const faa = aux;
179*33e6c363Sskrll
180*33e6c363Sskrll return of_compatible_match(faa->faa_phandle, compat_data);
181*33e6c363Sskrll }
182*33e6c363Sskrll
183*33e6c363Sskrll static void
apple_iic_attach(device_t parent,device_t self,void * aux)184*33e6c363Sskrll apple_iic_attach(device_t parent, device_t self, void *aux)
185*33e6c363Sskrll {
186*33e6c363Sskrll struct apple_iic_softc * const sc = device_private(self);
187*33e6c363Sskrll struct fdt_attach_args * const faa = aux;
188*33e6c363Sskrll const int phandle = faa->faa_phandle;
189*33e6c363Sskrll uint32_t clock_speed, bus_speed;
190*33e6c363Sskrll bus_addr_t addr;
191*33e6c363Sskrll bus_size_t size;
192*33e6c363Sskrll
193*33e6c363Sskrll sc->sc_dev = self;
194*33e6c363Sskrll sc->sc_bst = faa->faa_bst;
195*33e6c363Sskrll
196*33e6c363Sskrll int error = fdtbus_get_reg(phandle, 0, &addr, &size);
197*33e6c363Sskrll if (error) {
198*33e6c363Sskrll aprint_error(": unable to get device registers\n");
199*33e6c363Sskrll return;
200*33e6c363Sskrll }
201*33e6c363Sskrll
202*33e6c363Sskrll /* Enable clock */
203*33e6c363Sskrll sc->sc_clk = fdtbus_clock_get_index(phandle, 0);
204*33e6c363Sskrll if (sc->sc_clk == NULL) {
205*33e6c363Sskrll aprint_error(": couldn't acquire clock\n");
206*33e6c363Sskrll return;
207*33e6c363Sskrll }
208*33e6c363Sskrll
209*33e6c363Sskrll if (clk_enable(sc->sc_clk) != 0) {
210*33e6c363Sskrll aprint_error(": failed to enable clock\n");
211*33e6c363Sskrll return;
212*33e6c363Sskrll }
213*33e6c363Sskrll
214*33e6c363Sskrll clock_speed = clk_get_rate(sc->sc_clk);
215*33e6c363Sskrll
216*33e6c363Sskrll if (of_getprop_uint32(phandle, "clock-frequency",
217*33e6c363Sskrll &bus_speed) != 0) {
218*33e6c363Sskrll bus_speed = 100000;
219*33e6c363Sskrll }
220*33e6c363Sskrll bus_speed *= 16;
221*33e6c363Sskrll
222*33e6c363Sskrll if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh)) {
223*33e6c363Sskrll aprint_error(": unable to map device\n");
224*33e6c363Sskrll return;
225*33e6c363Sskrll }
226*33e6c363Sskrll
227*33e6c363Sskrll aprint_naive("\n");
228*33e6c363Sskrll aprint_normal(": Apple I2C\n");
229*33e6c363Sskrll
230*33e6c363Sskrll sc->sc_clkdiv = howmany(clock_speed, bus_speed);
231*33e6c363Sskrll KASSERT(sc->sc_clkdiv <= __SHIFTOUT_MASK(I2C_CTL_CLK_MASK));
232*33e6c363Sskrll
233*33e6c363Sskrll sc->sc_hwrev = IIC_READ(sc, I2C_REV);
234*33e6c363Sskrll
235*33e6c363Sskrll IIC_WRITE(sc, I2C_CTL,
236*33e6c363Sskrll __SHIFTIN(sc->sc_clkdiv, I2C_CTL_CLK_MASK) |
237*33e6c363Sskrll I2C_CTL_MTR | I2C_CTL_MRR |
238*33e6c363Sskrll (sc->sc_hwrev >= 6 ? I2C_CTL_EN : 0));
239*33e6c363Sskrll
240*33e6c363Sskrll iic_tag_init(&sc->sc_i2c);
241*33e6c363Sskrll sc->sc_i2c.ic_cookie = sc;
242*33e6c363Sskrll sc->sc_i2c.ic_acquire_bus = apple_iic_acquire_bus;
243*33e6c363Sskrll sc->sc_i2c.ic_release_bus = apple_iic_release_bus;
244*33e6c363Sskrll sc->sc_i2c.ic_exec = apple_iic_exec;
245*33e6c363Sskrll
246*33e6c363Sskrll fdtbus_register_i2c_controller(&sc->sc_i2c, phandle);
247*33e6c363Sskrll
248*33e6c363Sskrll fdtbus_attach_i2cbus(self, phandle, &sc->sc_i2c, iicbus_print);
249*33e6c363Sskrll }
250*33e6c363Sskrll
251*33e6c363Sskrll
252*33e6c363Sskrll CFATTACH_DECL_NEW(apple_iic, sizeof(struct apple_iic_softc),
253*33e6c363Sskrll apple_iic_match, apple_iic_attach, NULL, NULL);
254