1*c7fb772bSthorpej /* $NetBSD: meson_sdio.c,v 1.5 2021/08/07 16:18:43 thorpej Exp $ */
2912cfa14Sjmcneill
3912cfa14Sjmcneill /*-
4912cfa14Sjmcneill * Copyright (c) 2015-2019 Jared D. McNeill <jmcneill@invisible.ca>
5912cfa14Sjmcneill * All rights reserved.
6912cfa14Sjmcneill *
7912cfa14Sjmcneill * Redistribution and use in source and binary forms, with or without
8912cfa14Sjmcneill * modification, are permitted provided that the following conditions
9912cfa14Sjmcneill * are met:
10912cfa14Sjmcneill * 1. Redistributions of source code must retain the above copyright
11912cfa14Sjmcneill * notice, this list of conditions and the following disclaimer.
12912cfa14Sjmcneill * 2. Redistributions in binary form must reproduce the above copyright
13912cfa14Sjmcneill * notice, this list of conditions and the following disclaimer in the
14912cfa14Sjmcneill * documentation and/or other materials provided with the distribution.
15912cfa14Sjmcneill *
16912cfa14Sjmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17912cfa14Sjmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18912cfa14Sjmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19912cfa14Sjmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20912cfa14Sjmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21912cfa14Sjmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22912cfa14Sjmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23912cfa14Sjmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24912cfa14Sjmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25912cfa14Sjmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26912cfa14Sjmcneill * SUCH DAMAGE.
27912cfa14Sjmcneill */
28912cfa14Sjmcneill
29912cfa14Sjmcneill #include <sys/cdefs.h>
30*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: meson_sdio.c,v 1.5 2021/08/07 16:18:43 thorpej Exp $");
31912cfa14Sjmcneill
32912cfa14Sjmcneill #include <sys/param.h>
33912cfa14Sjmcneill #include <sys/bus.h>
34912cfa14Sjmcneill #include <sys/device.h>
35912cfa14Sjmcneill #include <sys/intr.h>
36912cfa14Sjmcneill #include <sys/systm.h>
37912cfa14Sjmcneill #include <sys/kernel.h>
38912cfa14Sjmcneill #include <sys/gpio.h>
39912cfa14Sjmcneill
40912cfa14Sjmcneill #include <dev/sdmmc/sdmmcvar.h>
41912cfa14Sjmcneill #include <dev/sdmmc/sdmmcchip.h>
42912cfa14Sjmcneill #include <dev/sdmmc/sdmmc_ioreg.h>
43912cfa14Sjmcneill
44912cfa14Sjmcneill #include <dev/fdt/fdtvar.h>
45912cfa14Sjmcneill
46912cfa14Sjmcneill #include <arm/amlogic/meson_sdioreg.h>
47912cfa14Sjmcneill
48912cfa14Sjmcneill static int meson_sdio_match(device_t, cfdata_t, void *);
49912cfa14Sjmcneill static void meson_sdio_attach(device_t, device_t, void *);
50912cfa14Sjmcneill static void meson_sdio_attach_i(device_t);
51912cfa14Sjmcneill
52912cfa14Sjmcneill static int meson_sdio_intr(void *);
53912cfa14Sjmcneill
54912cfa14Sjmcneill struct meson_sdio_softc {
55912cfa14Sjmcneill device_t sc_dev;
56912cfa14Sjmcneill bus_space_tag_t sc_bst;
57912cfa14Sjmcneill bus_space_handle_t sc_bsh;
58912cfa14Sjmcneill bus_dma_tag_t sc_dmat;
59912cfa14Sjmcneill void *sc_ih;
60912cfa14Sjmcneill
61912cfa14Sjmcneill int sc_slot_phandle;
62912cfa14Sjmcneill
63912cfa14Sjmcneill uint32_t sc_bus_freq;
64912cfa14Sjmcneill u_int sc_cur_width;
65912cfa14Sjmcneill int sc_cur_port;
66912cfa14Sjmcneill
67912cfa14Sjmcneill struct fdtbus_gpio_pin *sc_gpio_cd;
68912cfa14Sjmcneill int sc_gpio_cd_inverted;
69912cfa14Sjmcneill struct fdtbus_gpio_pin *sc_gpio_wp;
70912cfa14Sjmcneill int sc_gpio_wp_inverted;
71912cfa14Sjmcneill
72912cfa14Sjmcneill struct fdtbus_regulator *sc_reg_vmmc;
73912cfa14Sjmcneill struct fdtbus_regulator *sc_reg_vqmmc;
74912cfa14Sjmcneill
75912cfa14Sjmcneill bool sc_non_removable;
76912cfa14Sjmcneill bool sc_broken_cd;
77912cfa14Sjmcneill
78912cfa14Sjmcneill device_t sc_sdmmc_dev;
79912cfa14Sjmcneill kmutex_t sc_intr_lock;
80912cfa14Sjmcneill kcondvar_t sc_intr_cv;
81912cfa14Sjmcneill
82912cfa14Sjmcneill uint32_t sc_intr_irqs;
83912cfa14Sjmcneill
84912cfa14Sjmcneill bus_dmamap_t sc_dmamap;
85912cfa14Sjmcneill bus_dma_segment_t sc_segs[1];
86912cfa14Sjmcneill void *sc_bbuf;
87912cfa14Sjmcneill };
88912cfa14Sjmcneill
89912cfa14Sjmcneill CFATTACH_DECL_NEW(meson_sdio, sizeof(struct meson_sdio_softc),
90912cfa14Sjmcneill meson_sdio_match, meson_sdio_attach, NULL, NULL);
91912cfa14Sjmcneill
92912cfa14Sjmcneill static int meson_sdio_host_reset(sdmmc_chipset_handle_t);
93912cfa14Sjmcneill static uint32_t meson_sdio_host_ocr(sdmmc_chipset_handle_t);
94912cfa14Sjmcneill static int meson_sdio_host_maxblklen(sdmmc_chipset_handle_t);
95912cfa14Sjmcneill static int meson_sdio_card_detect(sdmmc_chipset_handle_t);
96912cfa14Sjmcneill static int meson_sdio_write_protect(sdmmc_chipset_handle_t);
97912cfa14Sjmcneill static int meson_sdio_bus_power(sdmmc_chipset_handle_t, uint32_t);
98912cfa14Sjmcneill static int meson_sdio_bus_clock(sdmmc_chipset_handle_t, int);
99912cfa14Sjmcneill static int meson_sdio_bus_width(sdmmc_chipset_handle_t, int);
100912cfa14Sjmcneill static int meson_sdio_bus_rod(sdmmc_chipset_handle_t, int);
101912cfa14Sjmcneill static int meson_sdio_signal_voltage(sdmmc_chipset_handle_t, int);
102912cfa14Sjmcneill static void meson_sdio_exec_command(sdmmc_chipset_handle_t,
103912cfa14Sjmcneill struct sdmmc_command *);
104912cfa14Sjmcneill static void meson_sdio_card_enable_intr(sdmmc_chipset_handle_t, int);
105912cfa14Sjmcneill static void meson_sdio_card_intr_ack(sdmmc_chipset_handle_t);
106912cfa14Sjmcneill
107912cfa14Sjmcneill static int meson_sdio_set_clock(struct meson_sdio_softc *, u_int);
108912cfa14Sjmcneill static int meson_sdio_wait_irqs(struct meson_sdio_softc *, uint32_t, int);
109912cfa14Sjmcneill
110912cfa14Sjmcneill static void meson_sdio_dmainit(struct meson_sdio_softc *);
111912cfa14Sjmcneill
112912cfa14Sjmcneill static struct sdmmc_chip_functions meson_sdio_chip_functions = {
113912cfa14Sjmcneill .host_reset = meson_sdio_host_reset,
114912cfa14Sjmcneill .host_ocr = meson_sdio_host_ocr,
115912cfa14Sjmcneill .host_maxblklen = meson_sdio_host_maxblklen,
116912cfa14Sjmcneill .card_detect = meson_sdio_card_detect,
117912cfa14Sjmcneill .write_protect = meson_sdio_write_protect,
118912cfa14Sjmcneill .bus_power = meson_sdio_bus_power,
119912cfa14Sjmcneill .bus_clock = meson_sdio_bus_clock,
120912cfa14Sjmcneill .bus_width = meson_sdio_bus_width,
121912cfa14Sjmcneill .bus_rod = meson_sdio_bus_rod,
122912cfa14Sjmcneill .signal_voltage = meson_sdio_signal_voltage,
123912cfa14Sjmcneill .exec_command = meson_sdio_exec_command,
124912cfa14Sjmcneill .card_enable_intr = meson_sdio_card_enable_intr,
125912cfa14Sjmcneill .card_intr_ack = meson_sdio_card_intr_ack,
126912cfa14Sjmcneill };
127912cfa14Sjmcneill
128912cfa14Sjmcneill #define SDIO_WRITE(sc, reg, val) \
129912cfa14Sjmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
130912cfa14Sjmcneill #define SDIO_READ(sc, reg) \
131912cfa14Sjmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
132912cfa14Sjmcneill
1336e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
1346e54367aSthorpej { .compat = "amlogic,meson8b-sdio" },
1356e54367aSthorpej DEVICE_COMPAT_EOL
136912cfa14Sjmcneill };
137912cfa14Sjmcneill
1386e54367aSthorpej static const struct device_compatible_entry slot_compat_data[] = {
1396e54367aSthorpej { .compat = "mmc-slot" },
1406e54367aSthorpej DEVICE_COMPAT_EOL
141912cfa14Sjmcneill };
142912cfa14Sjmcneill
143912cfa14Sjmcneill static int
meson_sdio_match(device_t parent,cfdata_t cf,void * aux)144912cfa14Sjmcneill meson_sdio_match(device_t parent, cfdata_t cf, void *aux)
145912cfa14Sjmcneill {
146912cfa14Sjmcneill struct fdt_attach_args * const faa = aux;
147912cfa14Sjmcneill
1486e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
149912cfa14Sjmcneill }
150912cfa14Sjmcneill
151912cfa14Sjmcneill static void
meson_sdio_attach(device_t parent,device_t self,void * aux)152912cfa14Sjmcneill meson_sdio_attach(device_t parent, device_t self, void *aux)
153912cfa14Sjmcneill {
154912cfa14Sjmcneill struct meson_sdio_softc * const sc = device_private(self);
155912cfa14Sjmcneill struct fdt_attach_args * const faa = aux;
156912cfa14Sjmcneill const int phandle = faa->faa_phandle;
157912cfa14Sjmcneill char intrstr[128];
158912cfa14Sjmcneill struct clk *clk_clkin, *clk_core;
159912cfa14Sjmcneill bus_addr_t addr, port;
160912cfa14Sjmcneill bus_size_t size;
161912cfa14Sjmcneill int child;
162912cfa14Sjmcneill
163912cfa14Sjmcneill if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
164912cfa14Sjmcneill aprint_error(": couldn't get registers\n");
165912cfa14Sjmcneill return;
166912cfa14Sjmcneill }
167912cfa14Sjmcneill
168912cfa14Sjmcneill if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
169912cfa14Sjmcneill aprint_error(": failed to decode interrupt\n");
170912cfa14Sjmcneill return;
171912cfa14Sjmcneill }
172912cfa14Sjmcneill
173912cfa14Sjmcneill clk_core = fdtbus_clock_get(phandle, "core");
174912cfa14Sjmcneill if (clk_core == NULL || clk_enable(clk_core) != 0) {
175912cfa14Sjmcneill aprint_error(": failed to enable core clock\n");
176912cfa14Sjmcneill return;
177912cfa14Sjmcneill }
178912cfa14Sjmcneill
179912cfa14Sjmcneill clk_clkin = fdtbus_clock_get(phandle, "clkin");
180912cfa14Sjmcneill if (clk_clkin == NULL) {
181912cfa14Sjmcneill aprint_error(": failed to get clkin clock\n");
182912cfa14Sjmcneill return;
183912cfa14Sjmcneill }
184912cfa14Sjmcneill
185912cfa14Sjmcneill sc->sc_dev = self;
186912cfa14Sjmcneill sc->sc_bst = faa->faa_bst;
187912cfa14Sjmcneill sc->sc_dmat = faa->faa_dmat;
188912cfa14Sjmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
189912cfa14Sjmcneill aprint_error(": failed to map registers\n");
190912cfa14Sjmcneill return;
191912cfa14Sjmcneill }
192912cfa14Sjmcneill
193912cfa14Sjmcneill mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_BIO);
194912cfa14Sjmcneill cv_init(&sc->sc_intr_cv, "sdiointr");
195912cfa14Sjmcneill
196912cfa14Sjmcneill sc->sc_cur_port = -1;
197912cfa14Sjmcneill for (child = OF_child(phandle); child; child = OF_peer(child))
1986e54367aSthorpej if (of_compatible_match(child, slot_compat_data)) {
199912cfa14Sjmcneill if (fdtbus_get_reg(child, 0, &port, NULL) == 0) {
200912cfa14Sjmcneill sc->sc_slot_phandle = child;
201912cfa14Sjmcneill sc->sc_cur_port = port;
202912cfa14Sjmcneill }
203912cfa14Sjmcneill break;
204912cfa14Sjmcneill }
205912cfa14Sjmcneill if (sc->sc_cur_port == -1) {
206912cfa14Sjmcneill aprint_error(": couldn't get mmc slot\n");
207912cfa14Sjmcneill return;
208912cfa14Sjmcneill }
209912cfa14Sjmcneill
210912cfa14Sjmcneill aprint_naive("\n");
211912cfa14Sjmcneill aprint_normal(": SDIO controller (port %c)\n", sc->sc_cur_port + 'A');
212912cfa14Sjmcneill
213912cfa14Sjmcneill sc->sc_reg_vmmc = fdtbus_regulator_acquire(sc->sc_slot_phandle, "vmmc-supply");
214912cfa14Sjmcneill sc->sc_reg_vqmmc = fdtbus_regulator_acquire(sc->sc_slot_phandle, "vqmmc-supply");
215912cfa14Sjmcneill
216912cfa14Sjmcneill sc->sc_gpio_cd = fdtbus_gpio_acquire(sc->sc_slot_phandle, "cd-gpios",
217912cfa14Sjmcneill GPIO_PIN_INPUT);
218912cfa14Sjmcneill sc->sc_gpio_wp = fdtbus_gpio_acquire(sc->sc_slot_phandle, "wp-gpios",
219912cfa14Sjmcneill GPIO_PIN_INPUT);
220912cfa14Sjmcneill
221912cfa14Sjmcneill sc->sc_gpio_cd_inverted = of_hasprop(sc->sc_slot_phandle, "cd-inverted");
222912cfa14Sjmcneill sc->sc_gpio_wp_inverted = of_hasprop(sc->sc_slot_phandle, "wp-inverted");
223912cfa14Sjmcneill
224912cfa14Sjmcneill sc->sc_non_removable = of_hasprop(sc->sc_slot_phandle, "non-removable");
225912cfa14Sjmcneill sc->sc_broken_cd = of_hasprop(sc->sc_slot_phandle, "broken-cd");
226912cfa14Sjmcneill
22764e248edSryo sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_BIO, 0,
22864e248edSryo meson_sdio_intr, sc, device_xname(self));
229912cfa14Sjmcneill if (sc->sc_ih == NULL) {
230912cfa14Sjmcneill aprint_error_dev(self, "couldn't establish interrupt on %s\n",
231912cfa14Sjmcneill intrstr);
232912cfa14Sjmcneill return;
233912cfa14Sjmcneill }
234912cfa14Sjmcneill aprint_normal_dev(self, "interrupting on %s\n", intrstr);
235912cfa14Sjmcneill
236912cfa14Sjmcneill sc->sc_bus_freq = clk_get_rate(clk_clkin);
237912cfa14Sjmcneill
238912cfa14Sjmcneill aprint_normal_dev(self, "core %u Hz, clkin %u Hz\n", clk_get_rate(clk_core), clk_get_rate(clk_clkin));
239912cfa14Sjmcneill
240912cfa14Sjmcneill meson_sdio_dmainit(sc);
241912cfa14Sjmcneill
242912cfa14Sjmcneill config_interrupts(self, meson_sdio_attach_i);
243912cfa14Sjmcneill }
244912cfa14Sjmcneill
245912cfa14Sjmcneill static void
meson_sdio_attach_i(device_t self)246912cfa14Sjmcneill meson_sdio_attach_i(device_t self)
247912cfa14Sjmcneill {
248912cfa14Sjmcneill struct meson_sdio_softc *sc = device_private(self);
249912cfa14Sjmcneill struct sdmmcbus_attach_args saa;
250912cfa14Sjmcneill
251912cfa14Sjmcneill meson_sdio_signal_voltage(sc, SDMMC_SIGNAL_VOLTAGE_330);
252912cfa14Sjmcneill meson_sdio_host_reset(sc);
253912cfa14Sjmcneill meson_sdio_bus_clock(sc, 400);
254912cfa14Sjmcneill meson_sdio_bus_width(sc, 1);
255912cfa14Sjmcneill
256912cfa14Sjmcneill memset(&saa, 0, sizeof(saa));
257912cfa14Sjmcneill saa.saa_busname = "sdmmc";
258912cfa14Sjmcneill saa.saa_sct = &meson_sdio_chip_functions;
259912cfa14Sjmcneill saa.saa_dmat = sc->sc_dmat;
260912cfa14Sjmcneill saa.saa_sch = sc;
261912cfa14Sjmcneill saa.saa_clkmin = 400;
262912cfa14Sjmcneill saa.saa_clkmax = sc->sc_bus_freq;
263912cfa14Sjmcneill /* Do not advertise DMA capabilities, we handle DMA ourselves */
264912cfa14Sjmcneill saa.saa_caps = SMC_CAPS_4BIT_MODE|
265912cfa14Sjmcneill SMC_CAPS_SD_HIGHSPEED|
266912cfa14Sjmcneill SMC_CAPS_MMC_HIGHSPEED;
267912cfa14Sjmcneill
268*c7fb772bSthorpej sc->sc_sdmmc_dev = config_found(self, &saa, NULL, CFARGS_NONE);
269912cfa14Sjmcneill }
270912cfa14Sjmcneill
271912cfa14Sjmcneill static int
meson_sdio_intr(void * priv)272912cfa14Sjmcneill meson_sdio_intr(void *priv)
273912cfa14Sjmcneill {
274912cfa14Sjmcneill struct meson_sdio_softc *sc = priv;
275912cfa14Sjmcneill
276912cfa14Sjmcneill mutex_enter(&sc->sc_intr_lock);
277912cfa14Sjmcneill const u_int irqs = SDIO_READ(sc, SDIO_IRQS_REG);
278912cfa14Sjmcneill if (irqs & SDIO_IRQS_CLEAR) {
279912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQS_REG, irqs);
280912cfa14Sjmcneill sc->sc_intr_irqs |= irqs;
281912cfa14Sjmcneill cv_broadcast(&sc->sc_intr_cv);
282912cfa14Sjmcneill }
283912cfa14Sjmcneill mutex_exit(&sc->sc_intr_lock);
284912cfa14Sjmcneill
285912cfa14Sjmcneill return 1;
286912cfa14Sjmcneill }
287912cfa14Sjmcneill
288912cfa14Sjmcneill static void
meson_sdio_dmainit(struct meson_sdio_softc * sc)289912cfa14Sjmcneill meson_sdio_dmainit(struct meson_sdio_softc *sc)
290912cfa14Sjmcneill {
291912cfa14Sjmcneill int error, rseg;
292912cfa14Sjmcneill
293912cfa14Sjmcneill error = bus_dmamem_alloc(sc->sc_dmat, MAXPHYS, PAGE_SIZE, MAXPHYS,
294912cfa14Sjmcneill sc->sc_segs, 1, &rseg, BUS_DMA_WAITOK);
295912cfa14Sjmcneill if (error) {
296912cfa14Sjmcneill device_printf(sc->sc_dev, "bus_dmamem_alloc failed\n");
297912cfa14Sjmcneill return;
298912cfa14Sjmcneill }
299912cfa14Sjmcneill KASSERT(rseg == 1);
300912cfa14Sjmcneill
301912cfa14Sjmcneill error = bus_dmamem_map(sc->sc_dmat, sc->sc_segs, rseg, MAXPHYS,
302912cfa14Sjmcneill &sc->sc_bbuf, BUS_DMA_WAITOK);
303912cfa14Sjmcneill if (error) {
304912cfa14Sjmcneill device_printf(sc->sc_dev, "bus_dmamem_map failed\n");
305912cfa14Sjmcneill return;
306912cfa14Sjmcneill }
307912cfa14Sjmcneill
308912cfa14Sjmcneill error = bus_dmamap_create(sc->sc_dmat, MAXPHYS, 1, MAXPHYS, 0,
309912cfa14Sjmcneill BUS_DMA_WAITOK, &sc->sc_dmamap);
310912cfa14Sjmcneill if (error) {
311912cfa14Sjmcneill device_printf(sc->sc_dev, "bus_dmamap_create failed\n");
312912cfa14Sjmcneill return;
313912cfa14Sjmcneill }
314912cfa14Sjmcneill }
315912cfa14Sjmcneill
316912cfa14Sjmcneill static int
meson_sdio_set_clock(struct meson_sdio_softc * sc,u_int freq)317912cfa14Sjmcneill meson_sdio_set_clock(struct meson_sdio_softc *sc, u_int freq)
318912cfa14Sjmcneill {
319912cfa14Sjmcneill const u_int pll_freq = sc->sc_bus_freq / 2000;
320912cfa14Sjmcneill uint32_t conf;
321912cfa14Sjmcneill int clk_div;
322912cfa14Sjmcneill
323912cfa14Sjmcneill if (freq == 0)
324912cfa14Sjmcneill return 0;
325912cfa14Sjmcneill
326912cfa14Sjmcneill clk_div = howmany(pll_freq, freq);
327912cfa14Sjmcneill
328912cfa14Sjmcneill conf = SDIO_READ(sc, SDIO_CONF_REG);
329912cfa14Sjmcneill conf &= ~SDIO_CONF_COMMAND_CLK_DIV;
330912cfa14Sjmcneill conf |= __SHIFTIN(clk_div - 1, SDIO_CONF_COMMAND_CLK_DIV);
331912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_CONF_REG, conf);
332912cfa14Sjmcneill
333912cfa14Sjmcneill return 0;
334912cfa14Sjmcneill }
335912cfa14Sjmcneill
336912cfa14Sjmcneill static int
meson_sdio_wait_irqs(struct meson_sdio_softc * sc,uint32_t mask,int timeout)337912cfa14Sjmcneill meson_sdio_wait_irqs(struct meson_sdio_softc *sc, uint32_t mask, int timeout)
338912cfa14Sjmcneill {
339912cfa14Sjmcneill int retry, error;
340912cfa14Sjmcneill
341912cfa14Sjmcneill KASSERT(mutex_owned(&sc->sc_intr_lock));
342912cfa14Sjmcneill
343912cfa14Sjmcneill if (sc->sc_intr_irqs & mask)
344912cfa14Sjmcneill return 0;
345912cfa14Sjmcneill
346912cfa14Sjmcneill retry = timeout / hz;
347912cfa14Sjmcneill
348912cfa14Sjmcneill while (retry > 0) {
349912cfa14Sjmcneill error = cv_timedwait(&sc->sc_intr_cv, &sc->sc_intr_lock, hz);
350912cfa14Sjmcneill if (error && error != EWOULDBLOCK)
351912cfa14Sjmcneill return error;
352912cfa14Sjmcneill if (sc->sc_intr_irqs & mask)
353912cfa14Sjmcneill return 0;
354912cfa14Sjmcneill --retry;
355912cfa14Sjmcneill }
356912cfa14Sjmcneill
357912cfa14Sjmcneill return ETIMEDOUT;
358912cfa14Sjmcneill }
359912cfa14Sjmcneill
360912cfa14Sjmcneill static int
meson_sdio_host_reset(sdmmc_chipset_handle_t sch)361912cfa14Sjmcneill meson_sdio_host_reset(sdmmc_chipset_handle_t sch)
362912cfa14Sjmcneill {
363912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
364912cfa14Sjmcneill
365912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQC_REG, SDIO_IRQC_SOFT_RESET);
366912cfa14Sjmcneill
367912cfa14Sjmcneill delay(2);
368912cfa14Sjmcneill
369912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQS_REG, SDIO_IRQS_CLEAR);
370912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_CONF_REG,
371912cfa14Sjmcneill __SHIFTIN(2, SDIO_CONF_WRITE_CRC_OK_STATUS) |
372912cfa14Sjmcneill __SHIFTIN(2, SDIO_CONF_WRITE_NWR) |
373912cfa14Sjmcneill __SHIFTIN(3, SDIO_CONF_M_ENDIAN) |
374912cfa14Sjmcneill __SHIFTIN(39, SDIO_CONF_COMMAND_ARG_BITS) |
375912cfa14Sjmcneill __SHIFTIN(0x1f4, SDIO_CONF_COMMAND_CLK_DIV));
376912cfa14Sjmcneill
377912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_MULT_REG,
378912cfa14Sjmcneill __SHIFTIN(sc->sc_cur_port, SDIO_MULT_PORT_SEL));
379912cfa14Sjmcneill
380912cfa14Sjmcneill return 0;
381912cfa14Sjmcneill }
382912cfa14Sjmcneill
383912cfa14Sjmcneill static uint32_t
meson_sdio_host_ocr(sdmmc_chipset_handle_t sch)384912cfa14Sjmcneill meson_sdio_host_ocr(sdmmc_chipset_handle_t sch)
385912cfa14Sjmcneill {
386912cfa14Sjmcneill return MMC_OCR_3_2V_3_3V | MMC_OCR_3_3V_3_4V;
387912cfa14Sjmcneill }
388912cfa14Sjmcneill
389912cfa14Sjmcneill static int
meson_sdio_host_maxblklen(sdmmc_chipset_handle_t sch)390912cfa14Sjmcneill meson_sdio_host_maxblklen(sdmmc_chipset_handle_t sch)
391912cfa14Sjmcneill {
392912cfa14Sjmcneill return 512;
393912cfa14Sjmcneill }
394912cfa14Sjmcneill
395912cfa14Sjmcneill static int
meson_sdio_card_detect(sdmmc_chipset_handle_t sch)396912cfa14Sjmcneill meson_sdio_card_detect(sdmmc_chipset_handle_t sch)
397912cfa14Sjmcneill {
398912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
399912cfa14Sjmcneill int val;
400912cfa14Sjmcneill
401912cfa14Sjmcneill if (sc->sc_non_removable || sc->sc_broken_cd) {
402912cfa14Sjmcneill return 1;
403912cfa14Sjmcneill } else if (sc->sc_gpio_cd != NULL) {
404912cfa14Sjmcneill val = fdtbus_gpio_read(sc->sc_gpio_cd);
405912cfa14Sjmcneill if (sc->sc_gpio_cd_inverted)
406912cfa14Sjmcneill val = !val;
407912cfa14Sjmcneill return val;
408912cfa14Sjmcneill } else {
409912cfa14Sjmcneill return 1;
410912cfa14Sjmcneill }
411912cfa14Sjmcneill }
412912cfa14Sjmcneill
413912cfa14Sjmcneill static int
meson_sdio_write_protect(sdmmc_chipset_handle_t sch)414912cfa14Sjmcneill meson_sdio_write_protect(sdmmc_chipset_handle_t sch)
415912cfa14Sjmcneill {
416912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
417912cfa14Sjmcneill int val;
418912cfa14Sjmcneill
419912cfa14Sjmcneill if (sc->sc_gpio_wp != NULL) {
420912cfa14Sjmcneill val = fdtbus_gpio_read(sc->sc_gpio_wp);
421912cfa14Sjmcneill if (sc->sc_gpio_wp_inverted)
422912cfa14Sjmcneill val = !val;
423912cfa14Sjmcneill return val;
424912cfa14Sjmcneill }
425912cfa14Sjmcneill
426912cfa14Sjmcneill return 0;
427912cfa14Sjmcneill }
428912cfa14Sjmcneill
429912cfa14Sjmcneill static int
meson_sdio_bus_power(sdmmc_chipset_handle_t sch,uint32_t ocr)430912cfa14Sjmcneill meson_sdio_bus_power(sdmmc_chipset_handle_t sch, uint32_t ocr)
431912cfa14Sjmcneill {
432912cfa14Sjmcneill return 0;
433912cfa14Sjmcneill }
434912cfa14Sjmcneill
435912cfa14Sjmcneill static int
meson_sdio_bus_clock(sdmmc_chipset_handle_t sch,int freq)436912cfa14Sjmcneill meson_sdio_bus_clock(sdmmc_chipset_handle_t sch, int freq)
437912cfa14Sjmcneill {
438912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
439912cfa14Sjmcneill
440912cfa14Sjmcneill return meson_sdio_set_clock(sc, freq);
441912cfa14Sjmcneill }
442912cfa14Sjmcneill
443912cfa14Sjmcneill static int
meson_sdio_bus_width(sdmmc_chipset_handle_t sch,int width)444912cfa14Sjmcneill meson_sdio_bus_width(sdmmc_chipset_handle_t sch, int width)
445912cfa14Sjmcneill {
446912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
447912cfa14Sjmcneill uint32_t conf;
448912cfa14Sjmcneill
449912cfa14Sjmcneill conf = SDIO_READ(sc, SDIO_CONF_REG);
450912cfa14Sjmcneill if (width == 1) {
451912cfa14Sjmcneill conf &= ~SDIO_CONF_BUS_WIDTH;
452912cfa14Sjmcneill } else if (width == 4) {
453912cfa14Sjmcneill conf |= SDIO_CONF_BUS_WIDTH;
454912cfa14Sjmcneill } else {
455912cfa14Sjmcneill return EINVAL;
456912cfa14Sjmcneill }
457912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_CONF_REG, conf);
458912cfa14Sjmcneill
459912cfa14Sjmcneill sc->sc_cur_width = width;
460912cfa14Sjmcneill
461912cfa14Sjmcneill return 0;
462912cfa14Sjmcneill }
463912cfa14Sjmcneill
464912cfa14Sjmcneill static int
meson_sdio_bus_rod(sdmmc_chipset_handle_t sch,int on)465912cfa14Sjmcneill meson_sdio_bus_rod(sdmmc_chipset_handle_t sch, int on)
466912cfa14Sjmcneill {
467912cfa14Sjmcneill return ENOTSUP;
468912cfa14Sjmcneill }
469912cfa14Sjmcneill
470912cfa14Sjmcneill static int
meson_sdio_signal_voltage(sdmmc_chipset_handle_t sch,int signal_voltage)471912cfa14Sjmcneill meson_sdio_signal_voltage(sdmmc_chipset_handle_t sch, int signal_voltage)
472912cfa14Sjmcneill {
473912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
474912cfa14Sjmcneill u_int uvol;
475912cfa14Sjmcneill int error;
476912cfa14Sjmcneill
477912cfa14Sjmcneill if (sc->sc_reg_vqmmc == NULL)
478912cfa14Sjmcneill return 0;
479912cfa14Sjmcneill
480912cfa14Sjmcneill switch (signal_voltage) {
481912cfa14Sjmcneill case SDMMC_SIGNAL_VOLTAGE_330:
482912cfa14Sjmcneill uvol = 3300000;
483912cfa14Sjmcneill break;
484912cfa14Sjmcneill case SDMMC_SIGNAL_VOLTAGE_180:
485912cfa14Sjmcneill uvol = 1800000;
486912cfa14Sjmcneill break;
487912cfa14Sjmcneill default:
488912cfa14Sjmcneill return EINVAL;
489912cfa14Sjmcneill }
490912cfa14Sjmcneill
491912cfa14Sjmcneill error = fdtbus_regulator_supports_voltage(sc->sc_reg_vqmmc, uvol, uvol);
492912cfa14Sjmcneill if (error != 0)
493912cfa14Sjmcneill return 0;
494912cfa14Sjmcneill
495912cfa14Sjmcneill error = fdtbus_regulator_set_voltage(sc->sc_reg_vqmmc, uvol, uvol);
496912cfa14Sjmcneill if (error != 0)
497912cfa14Sjmcneill return error;
498912cfa14Sjmcneill
499912cfa14Sjmcneill return fdtbus_regulator_enable(sc->sc_reg_vqmmc);
500912cfa14Sjmcneill }
501912cfa14Sjmcneill
502912cfa14Sjmcneill static void
meson_sdio_exec_command(sdmmc_chipset_handle_t sch,struct sdmmc_command * cmd)503912cfa14Sjmcneill meson_sdio_exec_command(sdmmc_chipset_handle_t sch, struct sdmmc_command *cmd)
504912cfa14Sjmcneill {
505912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
506912cfa14Sjmcneill uint32_t send, ext, mult, addr;
507912cfa14Sjmcneill bool use_bbuf = false;
508912cfa14Sjmcneill int i;
509912cfa14Sjmcneill
510912cfa14Sjmcneill KASSERT(cmd->c_blklen <= 512);
511912cfa14Sjmcneill
512912cfa14Sjmcneill send = ext = mult = addr = 0;
513912cfa14Sjmcneill
514912cfa14Sjmcneill mutex_enter(&sc->sc_intr_lock);
515912cfa14Sjmcneill
516912cfa14Sjmcneill if (cmd->c_opcode == SD_IO_SEND_OP_COND ||
517912cfa14Sjmcneill cmd->c_opcode == SD_IO_RW_DIRECT ||
518912cfa14Sjmcneill cmd->c_opcode == SD_IO_RW_EXTENDED) {
519912cfa14Sjmcneill cmd->c_error = EINVAL;
520912cfa14Sjmcneill goto done;
521912cfa14Sjmcneill }
522912cfa14Sjmcneill
523912cfa14Sjmcneill sc->sc_intr_irqs = 0;
524912cfa14Sjmcneill
525912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
526912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_136) {
527912cfa14Sjmcneill send |= __SHIFTIN(133, SDIO_SEND_RESPONSE_BITS);
528912cfa14Sjmcneill send |= SDIO_SEND_RESPONSE_CRC7_FROM_8;
529912cfa14Sjmcneill } else {
530912cfa14Sjmcneill send |= __SHIFTIN(45, SDIO_SEND_RESPONSE_BITS);
531912cfa14Sjmcneill }
532912cfa14Sjmcneill }
533912cfa14Sjmcneill if ((cmd->c_flags & SCF_RSP_CRC) == 0) {
534912cfa14Sjmcneill send |= SDIO_SEND_RESPONSE_NO_CRC;
535912cfa14Sjmcneill }
536912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_BSY) {
537912cfa14Sjmcneill send |= SDIO_SEND_CHECK_BUSY_DAT0;
538912cfa14Sjmcneill }
539912cfa14Sjmcneill
540912cfa14Sjmcneill if (cmd->c_datalen > 0) {
541912cfa14Sjmcneill unsigned int nblks, packlen;
542912cfa14Sjmcneill
543912cfa14Sjmcneill nblks = cmd->c_datalen / cmd->c_blklen;
544912cfa14Sjmcneill if (nblks == 0 || (cmd->c_datalen % cmd->c_blklen) != 0)
545912cfa14Sjmcneill ++nblks;
546912cfa14Sjmcneill packlen = (cmd->c_blklen * 8) + (0xf * sc->sc_cur_width);
547912cfa14Sjmcneill
548912cfa14Sjmcneill send |= __SHIFTIN(nblks - 1, SDIO_SEND_REPEAT_PACKAGE);
549912cfa14Sjmcneill ext |= __SHIFTIN(packlen, SDIO_EXT_DATA_RW_NUMBER);
550912cfa14Sjmcneill
551912cfa14Sjmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
552912cfa14Sjmcneill send |= SDIO_SEND_RESPONSE_DATA;
553912cfa14Sjmcneill } else {
554912cfa14Sjmcneill send |= SDIO_SEND_COMMAND_HAS_DATA;
555912cfa14Sjmcneill }
556912cfa14Sjmcneill
557912cfa14Sjmcneill cmd->c_error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap,
558912cfa14Sjmcneill sc->sc_bbuf, MAXPHYS, NULL, BUS_DMA_WAITOK);
559912cfa14Sjmcneill if (cmd->c_error) {
560912cfa14Sjmcneill device_printf(sc->sc_dev, "bus_dmamap_load failed\n");
561912cfa14Sjmcneill goto done;
562912cfa14Sjmcneill }
563912cfa14Sjmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
564912cfa14Sjmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
565912cfa14Sjmcneill MAXPHYS, BUS_DMASYNC_PREREAD);
566912cfa14Sjmcneill } else {
567912cfa14Sjmcneill memcpy(sc->sc_bbuf, cmd->c_data, cmd->c_datalen);
568912cfa14Sjmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
569912cfa14Sjmcneill MAXPHYS, BUS_DMASYNC_PREWRITE);
570912cfa14Sjmcneill }
571912cfa14Sjmcneill addr = sc->sc_dmamap->dm_segs[0].ds_addr;
572912cfa14Sjmcneill use_bbuf = true;
573912cfa14Sjmcneill }
574912cfa14Sjmcneill send |= __SHIFTIN(cmd->c_opcode | 0x40, SDIO_SEND_COMMAND_INDEX);
575912cfa14Sjmcneill
576912cfa14Sjmcneill mult |= __SHIFTIN(sc->sc_cur_port, SDIO_MULT_PORT_SEL);
577912cfa14Sjmcneill
578912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQC_REG, SDIO_IRQC_SOFT_RESET);
579912cfa14Sjmcneill delay(2);
580912cfa14Sjmcneill
581912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQC_REG, SDIO_IRQC_ARC_CMD_INTEN);
582912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQS_REG, SDIO_IRQS_CLEAR);
583912cfa14Sjmcneill
584912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_ARGU_REG, cmd->c_arg);
585912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_MULT_REG, mult);
586912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_EXT_REG, ext);
587912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_ADDR_REG, addr);
588912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_SEND_REG, send);
589912cfa14Sjmcneill
590912cfa14Sjmcneill cmd->c_error = meson_sdio_wait_irqs(sc, SDIO_IRQS_CMD_INT, hz * 3);
591912cfa14Sjmcneill if (cmd->c_error) {
592912cfa14Sjmcneill goto done;
593912cfa14Sjmcneill }
594912cfa14Sjmcneill
595912cfa14Sjmcneill if (SDIO_READ(sc, SDIO_IRQS_REG) & SDIO_IRQS_CMD_BUSY) {
596912cfa14Sjmcneill int retry;
597912cfa14Sjmcneill for (retry = 10000; retry > 0; retry--) {
598912cfa14Sjmcneill const uint32_t irqs = SDIO_READ(sc, SDIO_IRQS_REG);
599912cfa14Sjmcneill if ((irqs & SDIO_IRQS_CMD_BUSY) == 0)
600912cfa14Sjmcneill break;
601912cfa14Sjmcneill delay(100);
602912cfa14Sjmcneill }
603912cfa14Sjmcneill if (retry == 0) {
604912cfa14Sjmcneill aprint_debug_dev(sc->sc_dev,
605912cfa14Sjmcneill "busy timeout, opcode %d flags %#x datalen %d\n",
606912cfa14Sjmcneill cmd->c_opcode, cmd->c_flags, cmd->c_datalen);
607912cfa14Sjmcneill cmd->c_error = ETIMEDOUT;
608912cfa14Sjmcneill goto done;
609912cfa14Sjmcneill }
610912cfa14Sjmcneill }
611912cfa14Sjmcneill
612912cfa14Sjmcneill const uint32_t irqs = SDIO_READ(sc, SDIO_IRQS_REG);
613912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_CRC) {
614912cfa14Sjmcneill if ((irqs & SDIO_IRQS_RESPONSE_CRC7_OK) == 0) {
615912cfa14Sjmcneill device_printf(sc->sc_dev, "response crc error\n");
616912cfa14Sjmcneill cmd->c_error = EIO;
617912cfa14Sjmcneill goto done;
618912cfa14Sjmcneill }
619912cfa14Sjmcneill }
620912cfa14Sjmcneill if (cmd->c_datalen > 0) {
621912cfa14Sjmcneill uint32_t crcmask = SDIO_IRQS_DATA_READ_CRC16_OK|
622912cfa14Sjmcneill SDIO_IRQS_DATA_WRITE_CRC16_OK;
623912cfa14Sjmcneill if ((irqs & crcmask) == 0) {
624912cfa14Sjmcneill device_printf(sc->sc_dev, "data crc error\n");
625912cfa14Sjmcneill cmd->c_error = EIO;
626912cfa14Sjmcneill goto done;
627912cfa14Sjmcneill }
628912cfa14Sjmcneill }
629912cfa14Sjmcneill
630912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_PRESENT) {
631912cfa14Sjmcneill mult |= SDIO_MULT_WRITE_READ_OUT_INDEX;
632912cfa14Sjmcneill mult &= ~SDIO_MULT_RESPONSE_READ_INDEX;
633912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_MULT_REG, mult);
634912cfa14Sjmcneill
635912cfa14Sjmcneill if (cmd->c_flags & SCF_RSP_136) {
636912cfa14Sjmcneill for (i = 0; i < 4; i++) {
637912cfa14Sjmcneill cmd->c_resp[i] = SDIO_READ(sc, SDIO_ARGU_REG);
638912cfa14Sjmcneill }
639912cfa14Sjmcneill } else {
640912cfa14Sjmcneill cmd->c_resp[0] = SDIO_READ(sc, SDIO_ARGU_REG);
641912cfa14Sjmcneill }
642912cfa14Sjmcneill }
643912cfa14Sjmcneill
644912cfa14Sjmcneill done:
645912cfa14Sjmcneill if (use_bbuf) {
646912cfa14Sjmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
647912cfa14Sjmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
648912cfa14Sjmcneill MAXPHYS, BUS_DMASYNC_POSTREAD);
649912cfa14Sjmcneill } else {
650912cfa14Sjmcneill bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap, 0,
651912cfa14Sjmcneill MAXPHYS, BUS_DMASYNC_POSTWRITE);
652912cfa14Sjmcneill }
653912cfa14Sjmcneill bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap);
654912cfa14Sjmcneill if (ISSET(cmd->c_flags, SCF_CMD_READ)) {
655912cfa14Sjmcneill memcpy(cmd->c_data, sc->sc_bbuf, cmd->c_datalen);
656912cfa14Sjmcneill }
657912cfa14Sjmcneill }
658912cfa14Sjmcneill cmd->c_flags |= SCF_ITSDONE;
659912cfa14Sjmcneill
660912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQC_REG, 0);
661912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQS_REG, SDIO_IRQS_CLEAR);
662912cfa14Sjmcneill
663912cfa14Sjmcneill mutex_exit(&sc->sc_intr_lock);
664912cfa14Sjmcneill }
665912cfa14Sjmcneill
666912cfa14Sjmcneill static void
meson_sdio_card_enable_intr(sdmmc_chipset_handle_t sch,int enable)667912cfa14Sjmcneill meson_sdio_card_enable_intr(sdmmc_chipset_handle_t sch, int enable)
668912cfa14Sjmcneill {
669912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
670912cfa14Sjmcneill uint32_t irqc;
671912cfa14Sjmcneill
672912cfa14Sjmcneill mutex_enter(&sc->sc_intr_lock);
673912cfa14Sjmcneill irqc = SDIO_READ(sc, SDIO_IRQC_REG);
674912cfa14Sjmcneill if (enable) {
675912cfa14Sjmcneill irqc |= SDIO_IRQC_ARC_IF_INTEN;
676912cfa14Sjmcneill } else {
677912cfa14Sjmcneill irqc &= ~SDIO_IRQC_ARC_IF_INTEN;
678912cfa14Sjmcneill }
679912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQC_REG, irqc);
680912cfa14Sjmcneill mutex_exit(&sc->sc_intr_lock);
681912cfa14Sjmcneill }
682912cfa14Sjmcneill
683912cfa14Sjmcneill static void
meson_sdio_card_intr_ack(sdmmc_chipset_handle_t sch)684912cfa14Sjmcneill meson_sdio_card_intr_ack(sdmmc_chipset_handle_t sch)
685912cfa14Sjmcneill {
686912cfa14Sjmcneill struct meson_sdio_softc *sc = sch;
687912cfa14Sjmcneill
688912cfa14Sjmcneill mutex_enter(&sc->sc_intr_lock);
689912cfa14Sjmcneill SDIO_WRITE(sc, SDIO_IRQS_REG, SDIO_IRQS_IF_INT);
690912cfa14Sjmcneill mutex_exit(&sc->sc_intr_lock);
691912cfa14Sjmcneill }
692