xref: /netbsd-src/sys/arch/arm/amlogic/meson_rtc.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: meson_rtc.c,v 1.3 2021/01/27 03:10:18 thorpej Exp $ */
2f9c08fdbSjmcneill 
3f9c08fdbSjmcneill /*-
4f9c08fdbSjmcneill  * Copyright (c) 2015 The NetBSD Foundation, Inc.
5f9c08fdbSjmcneill  * All rights reserved.
6f9c08fdbSjmcneill  *
7f9c08fdbSjmcneill  * Redistribution and use in source and binary forms, with or without
8f9c08fdbSjmcneill  * modification, are permitted provided that the following conditions
9f9c08fdbSjmcneill  * are met:
10f9c08fdbSjmcneill  * 1. Redistributions of source code must retain the above copyright
11f9c08fdbSjmcneill  *    notice, this list of conditions and the following disclaimer.
12f9c08fdbSjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13f9c08fdbSjmcneill  *    notice, this list of conditions and the following disclaimer in the
14f9c08fdbSjmcneill  *    documentation and/or other materials provided with the distribution.
15f9c08fdbSjmcneill  *
16f9c08fdbSjmcneill  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17f9c08fdbSjmcneill  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18f9c08fdbSjmcneill  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19f9c08fdbSjmcneill  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20f9c08fdbSjmcneill  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21f9c08fdbSjmcneill  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22f9c08fdbSjmcneill  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23f9c08fdbSjmcneill  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24f9c08fdbSjmcneill  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25f9c08fdbSjmcneill  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26f9c08fdbSjmcneill  * POSSIBILITY OF SUCH DAMAGE.
27f9c08fdbSjmcneill  */
28f9c08fdbSjmcneill 
29f9c08fdbSjmcneill #include <sys/cdefs.h>
30*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: meson_rtc.c,v 1.3 2021/01/27 03:10:18 thorpej Exp $");
31f9c08fdbSjmcneill 
32f9c08fdbSjmcneill #include <sys/param.h>
33f9c08fdbSjmcneill #include <sys/atomic.h>
34f9c08fdbSjmcneill #include <sys/device.h>
35f9c08fdbSjmcneill #include <sys/kernel.h>
36f9c08fdbSjmcneill #include <sys/systm.h>
37f9c08fdbSjmcneill 
38f9c08fdbSjmcneill #include <dev/clock_subr.h>
39f9c08fdbSjmcneill 
40f9c08fdbSjmcneill #include <arm/amlogic/meson_rtcreg.h>
41f9c08fdbSjmcneill 
42f9c08fdbSjmcneill #include <dev/fdt/fdtvar.h>
43f9c08fdbSjmcneill 
44f9c08fdbSjmcneill #define RESET_RETRY_TIMES	3
45f9c08fdbSjmcneill #define RTC_COMM_DELAY		5
46f9c08fdbSjmcneill #define RTC_RESET_DELAY		100
47f9c08fdbSjmcneill #define RTC_STATIC_VALUE_INIT	0x180a	/* XXX: MAGIC? */
48f9c08fdbSjmcneill 
49f9c08fdbSjmcneill struct meson_rtc_softc {
50f9c08fdbSjmcneill 	device_t		sc_dev;
51f9c08fdbSjmcneill 	bus_space_tag_t		sc_bst;
52f9c08fdbSjmcneill 	bus_space_handle_t	sc_bsh;
53f9c08fdbSjmcneill 	struct todr_chip_handle	sc_todr;
54f9c08fdbSjmcneill 	int			sc_osc_failed;
55f9c08fdbSjmcneill 	unsigned int		sc_busy;
56f9c08fdbSjmcneill };
57f9c08fdbSjmcneill 
58*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
59*6e54367aSthorpej 	{ .compat = "amlogic,meson8b-rtc" },
60*6e54367aSthorpej 	DEVICE_COMPAT_EOL
61f9c08fdbSjmcneill };
62f9c08fdbSjmcneill 
63f9c08fdbSjmcneill static int meson_rtc_match(device_t, cfdata_t, void *);
64f9c08fdbSjmcneill static void meson_rtc_attach(device_t, device_t, void *);
65f9c08fdbSjmcneill static int meson_rtc_todr_gettime(todr_chip_handle_t, struct timeval *);
66f9c08fdbSjmcneill static int meson_rtc_todr_settime(todr_chip_handle_t, struct timeval *);
67f9c08fdbSjmcneill 
68f9c08fdbSjmcneill CFATTACH_DECL_NEW(meson_rtc, sizeof(struct meson_rtc_softc),
69f9c08fdbSjmcneill 	meson_rtc_match, meson_rtc_attach, NULL, NULL);
70f9c08fdbSjmcneill 
71f9c08fdbSjmcneill #define RTC_WRITE(sc, reg, val) \
72f9c08fdbSjmcneill 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
73f9c08fdbSjmcneill #define RTC_READ(sc, reg) \
74f9c08fdbSjmcneill 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
75f9c08fdbSjmcneill 
76f9c08fdbSjmcneill static inline void
setbits(struct meson_rtc_softc * sc,uint32_t reg,uint32_t bits)77f9c08fdbSjmcneill setbits(struct meson_rtc_softc *sc, uint32_t reg, uint32_t bits)
78f9c08fdbSjmcneill {
79f9c08fdbSjmcneill 
80f9c08fdbSjmcneill 	RTC_WRITE(sc, reg, RTC_READ(sc, reg) | bits);
81f9c08fdbSjmcneill }
82f9c08fdbSjmcneill 
83f9c08fdbSjmcneill static inline void
clrbits(struct meson_rtc_softc * sc,uint32_t reg,uint32_t bits)84f9c08fdbSjmcneill clrbits(struct meson_rtc_softc *sc, uint32_t reg, uint32_t bits)
85f9c08fdbSjmcneill {
86f9c08fdbSjmcneill 
87f9c08fdbSjmcneill 	RTC_WRITE(sc, reg, RTC_READ(sc, reg) & ~bits);
88f9c08fdbSjmcneill }
89f9c08fdbSjmcneill 
90f9c08fdbSjmcneill static int
meson_rtc_check_osc_clk(struct meson_rtc_softc * sc)91f9c08fdbSjmcneill meson_rtc_check_osc_clk(struct meson_rtc_softc *sc)
92f9c08fdbSjmcneill {
93f9c08fdbSjmcneill 	uint32_t cnt1, cnt2;
94f9c08fdbSjmcneill 
95f9c08fdbSjmcneill 	setbits(sc, AO_RTC_REG3, AO_RTC_REG3_COUNT_ALWAYS);
96f9c08fdbSjmcneill 
97f9c08fdbSjmcneill 	/*
98f9c08fdbSjmcneill 	 * Wait for 50uS.  32.768khz is 30.5uS.  This should be long
99f9c08fdbSjmcneill 	 * enough for one full cycle of 32.768 khz.
100f9c08fdbSjmcneill 	 */
101f9c08fdbSjmcneill 	cnt1 = RTC_READ(sc, AO_RTC_REG2);
102f9c08fdbSjmcneill 	delay(50);
103f9c08fdbSjmcneill 	cnt2 = RTC_READ(sc, AO_RTC_REG2);
104f9c08fdbSjmcneill 
105f9c08fdbSjmcneill 	clrbits(sc, AO_RTC_REG3, AO_RTC_REG3_COUNT_ALWAYS);
106f9c08fdbSjmcneill 
107f9c08fdbSjmcneill 	return cnt1 == cnt2;
108f9c08fdbSjmcneill }
109f9c08fdbSjmcneill 
110f9c08fdbSjmcneill static int
meson_rtc_match(device_t parent,cfdata_t cf,void * aux)111f9c08fdbSjmcneill meson_rtc_match(device_t parent, cfdata_t cf, void *aux)
112f9c08fdbSjmcneill {
113f9c08fdbSjmcneill 	struct fdt_attach_args * const faa = aux;
114f9c08fdbSjmcneill 
115*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
116f9c08fdbSjmcneill }
117f9c08fdbSjmcneill 
118f9c08fdbSjmcneill static void
meson_rtc_attach(device_t parent,device_t self,void * aux)119f9c08fdbSjmcneill meson_rtc_attach(device_t parent, device_t self, void *aux)
120f9c08fdbSjmcneill {
121f9c08fdbSjmcneill 	struct meson_rtc_softc * const sc = device_private(self);
122f9c08fdbSjmcneill 	struct fdt_attach_args * const faa = aux;
123f9c08fdbSjmcneill 	const int phandle = faa->faa_phandle;
124f9c08fdbSjmcneill 	bus_addr_t addr;
125f9c08fdbSjmcneill 	bus_size_t size;
126f9c08fdbSjmcneill 
127f9c08fdbSjmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
128f9c08fdbSjmcneill 		aprint_error(": couldn't map registers\n");
129f9c08fdbSjmcneill 		return;
130f9c08fdbSjmcneill 	}
131f9c08fdbSjmcneill 
132f9c08fdbSjmcneill 	sc->sc_dev = self;
133f9c08fdbSjmcneill 	sc->sc_bst = faa->faa_bst;
134f9c08fdbSjmcneill 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
135f9c08fdbSjmcneill 		aprint_error(": couldn't map registers\n");
136f9c08fdbSjmcneill 		return;
137f9c08fdbSjmcneill 	}
138f9c08fdbSjmcneill 
139f9c08fdbSjmcneill 	sc->sc_osc_failed = meson_rtc_check_osc_clk(sc);
140f9c08fdbSjmcneill 
141f9c08fdbSjmcneill 	memset(&sc->sc_todr, 0, sizeof(sc->sc_todr));
142f9c08fdbSjmcneill 	sc->sc_todr.cookie = sc;
143f9c08fdbSjmcneill 	sc->sc_todr.todr_gettime = meson_rtc_todr_gettime;
144f9c08fdbSjmcneill 	sc->sc_todr.todr_settime = meson_rtc_todr_settime;
145f9c08fdbSjmcneill 
146f9c08fdbSjmcneill 	aprint_naive("\n");
147f9c08fdbSjmcneill 	aprint_normal(": RTC");
148f9c08fdbSjmcneill 	if (sc->sc_osc_failed) {
149f9c08fdbSjmcneill 		aprint_normal(" battery not present or discharged\n");
150f9c08fdbSjmcneill 	} else {
151f9c08fdbSjmcneill 		aprint_normal("\n");
152fb4c68f6Sjmcneill 		fdtbus_todr_attach(self, phandle, &sc->sc_todr);
153f9c08fdbSjmcneill 	}
154f9c08fdbSjmcneill }
155f9c08fdbSjmcneill 
156f9c08fdbSjmcneill static void
meson_rtc_sclk_pulse(struct meson_rtc_softc * sc)157f9c08fdbSjmcneill meson_rtc_sclk_pulse(struct meson_rtc_softc *sc)
158f9c08fdbSjmcneill {
159f9c08fdbSjmcneill 
160f9c08fdbSjmcneill 	delay(RTC_COMM_DELAY);
161f9c08fdbSjmcneill 	setbits(sc, AO_RTC_REG0, AO_RTC_REG0_SCLK);
162f9c08fdbSjmcneill 
163f9c08fdbSjmcneill 	delay(RTC_COMM_DELAY);
164f9c08fdbSjmcneill 	clrbits(sc, AO_RTC_REG0, AO_RTC_REG0_SCLK);
165f9c08fdbSjmcneill }
166f9c08fdbSjmcneill 
167f9c08fdbSjmcneill static void
meson_rtc_send_bit(struct meson_rtc_softc * sc,uint32_t bitset)168f9c08fdbSjmcneill meson_rtc_send_bit(struct meson_rtc_softc *sc, uint32_t bitset)
169f9c08fdbSjmcneill {
170f9c08fdbSjmcneill 
171f9c08fdbSjmcneill 	if (bitset)
172f9c08fdbSjmcneill 		setbits(sc, AO_RTC_REG0, AO_RTC_REG0_SDI);
173f9c08fdbSjmcneill 	else
174f9c08fdbSjmcneill 		clrbits(sc, AO_RTC_REG0, AO_RTC_REG0_SDI);
175f9c08fdbSjmcneill 
176f9c08fdbSjmcneill 	meson_rtc_sclk_pulse(sc);
177f9c08fdbSjmcneill }
178f9c08fdbSjmcneill 
179f9c08fdbSjmcneill #define SERIAL_ADDR_BITS	3
180f9c08fdbSjmcneill #define SERIAL_DATA_BITS	32
181f9c08fdbSjmcneill #define	SERIAL_TYPE_ADDR	(1 << (SERIAL_ADDR_BITS - 1))
182f9c08fdbSjmcneill #define	SERIAL_TYPE_DATA	(1 << (SERIAL_DATA_BITS - 1))
183f9c08fdbSjmcneill 
184f9c08fdbSjmcneill static void
meson_rtc_send_data(struct meson_rtc_softc * sc,uint32_t nextbit,uint32_t data)185f9c08fdbSjmcneill meson_rtc_send_data(struct meson_rtc_softc *sc,
186f9c08fdbSjmcneill     uint32_t nextbit, uint32_t data)
187f9c08fdbSjmcneill {
188f9c08fdbSjmcneill 
189f9c08fdbSjmcneill 	KASSERT(nextbit == SERIAL_TYPE_ADDR || nextbit == SERIAL_TYPE_DATA);
190f9c08fdbSjmcneill 
191f9c08fdbSjmcneill 	while (nextbit) {
192f9c08fdbSjmcneill 		meson_rtc_send_bit(sc, data & nextbit);
193f9c08fdbSjmcneill 		nextbit >>= 1;
194f9c08fdbSjmcneill 	}
195f9c08fdbSjmcneill }
196f9c08fdbSjmcneill 
197f9c08fdbSjmcneill static uint32_t
meson_rtc_get_data(struct meson_rtc_softc * sc)198f9c08fdbSjmcneill meson_rtc_get_data(struct meson_rtc_softc *sc)
199f9c08fdbSjmcneill {
200f9c08fdbSjmcneill 	uint32_t data;
201f9c08fdbSjmcneill 	size_t i;
202f9c08fdbSjmcneill 
203f9c08fdbSjmcneill 	data = 0;
204f9c08fdbSjmcneill 	for (i = 0; i < SERIAL_DATA_BITS; i++) {
205f9c08fdbSjmcneill 		meson_rtc_sclk_pulse(sc);
206f9c08fdbSjmcneill 		data <<= 1;
207f9c08fdbSjmcneill 		data |= __SHIFTOUT(RTC_READ(sc, AO_RTC_REG1), AO_RTC_REG1_SDO);
208f9c08fdbSjmcneill 	}
209f9c08fdbSjmcneill 	return data;
210f9c08fdbSjmcneill }
211f9c08fdbSjmcneill 
212f9c08fdbSjmcneill enum serial_mode {
213f9c08fdbSjmcneill 	SERIAL_MODE_READ,
214f9c08fdbSjmcneill 	SERIAL_MODE_WRITE,
215f9c08fdbSjmcneill };
216f9c08fdbSjmcneill 
217f9c08fdbSjmcneill static void
meson_rtc_set_mode(struct meson_rtc_softc * sc,enum serial_mode mode)218f9c08fdbSjmcneill meson_rtc_set_mode(struct meson_rtc_softc *sc, enum serial_mode mode)
219f9c08fdbSjmcneill {
220f9c08fdbSjmcneill 
221f9c08fdbSjmcneill 	clrbits(sc, AO_RTC_REG0, AO_RTC_REG0_SEN);
222f9c08fdbSjmcneill 
223f9c08fdbSjmcneill 	switch(mode) {
224f9c08fdbSjmcneill 	case SERIAL_MODE_READ:
225f9c08fdbSjmcneill 		clrbits(sc, AO_RTC_REG0, AO_RTC_REG0_SDI);
226f9c08fdbSjmcneill 		break;
227f9c08fdbSjmcneill 	case SERIAL_MODE_WRITE:
228f9c08fdbSjmcneill 		setbits(sc, AO_RTC_REG0, AO_RTC_REG0_SDI);
229f9c08fdbSjmcneill 		break;
230f9c08fdbSjmcneill 	default:
231f9c08fdbSjmcneill 		KASSERT(1);
232f9c08fdbSjmcneill 		return;
233f9c08fdbSjmcneill 	}
234f9c08fdbSjmcneill 	meson_rtc_sclk_pulse(sc);
235f9c08fdbSjmcneill 
236f9c08fdbSjmcneill 	clrbits(sc, AO_RTC_REG0, AO_RTC_REG0_SDI);
237f9c08fdbSjmcneill }
238f9c08fdbSjmcneill 
239f9c08fdbSjmcneill static int
meson_rtc_wait_s_ready(struct meson_rtc_softc * sc)240f9c08fdbSjmcneill meson_rtc_wait_s_ready(struct meson_rtc_softc *sc)
241f9c08fdbSjmcneill {
242f9c08fdbSjmcneill 	size_t s_nrdy_cnt, retry_cnt;
243f9c08fdbSjmcneill 
244f9c08fdbSjmcneill 	s_nrdy_cnt = 40000;
245f9c08fdbSjmcneill 	retry_cnt = 0;
246f9c08fdbSjmcneill 	while (!(RTC_READ(sc, AO_RTC_REG1) & AO_RTC_REG1_S_READY)) {
247f9c08fdbSjmcneill 		if (s_nrdy_cnt-- == 0) {
248f9c08fdbSjmcneill 			s_nrdy_cnt = 40000;
249f9c08fdbSjmcneill 			if (retry_cnt++ == RESET_RETRY_TIMES)
250f9c08fdbSjmcneill 				return 0;
251f9c08fdbSjmcneill 			/* XXX: reset_s_ready?  Linux does not. */
252f9c08fdbSjmcneill 			setbits(sc, AO_RTC_REG1, AO_RTC_REG1_S_READY);
253f9c08fdbSjmcneill 			delay(RTC_RESET_DELAY);
254f9c08fdbSjmcneill 		}
255f9c08fdbSjmcneill 	}
256f9c08fdbSjmcneill 	return 1;
257f9c08fdbSjmcneill }
258f9c08fdbSjmcneill 
259f9c08fdbSjmcneill static int
meson_rtc_comm_init(struct meson_rtc_softc * sc)260f9c08fdbSjmcneill meson_rtc_comm_init(struct meson_rtc_softc *sc)
261f9c08fdbSjmcneill {
262f9c08fdbSjmcneill 
263f9c08fdbSjmcneill 	clrbits(sc, AO_RTC_REG0,
264f9c08fdbSjmcneill 	    AO_RTC_REG0_SEN | AO_RTC_REG0_SCLK | AO_RTC_REG0_SDI);
265f9c08fdbSjmcneill 
266f9c08fdbSjmcneill 	if (meson_rtc_wait_s_ready(sc)) {
267f9c08fdbSjmcneill 		setbits(sc, AO_RTC_REG0, AO_RTC_REG0_SEN);
268f9c08fdbSjmcneill 		return 0;
269f9c08fdbSjmcneill 	}
270f9c08fdbSjmcneill 	return -1;
271f9c08fdbSjmcneill }
272f9c08fdbSjmcneill 
273f9c08fdbSjmcneill static void
meson_rtc_static_register_write(struct meson_rtc_softc * sc,uint32_t data)274f9c08fdbSjmcneill meson_rtc_static_register_write(struct meson_rtc_softc *sc, uint32_t data)
275f9c08fdbSjmcneill {
276f9c08fdbSjmcneill 	uint32_t u;
277f9c08fdbSjmcneill 
278f9c08fdbSjmcneill 	/* Program MSB 15-8 */
279f9c08fdbSjmcneill 	u = RTC_READ(sc, AO_RTC_REG4);
280f9c08fdbSjmcneill 	u &= AO_RTC_REG4_STATIC_REG_MSB;
281f9c08fdbSjmcneill 	u |= __SHIFTIN(data, AO_RTC_REG4_STATIC_REG_MSB);
282f9c08fdbSjmcneill 	RTC_WRITE(sc, AO_RTC_REG4, u);
283f9c08fdbSjmcneill 
284f9c08fdbSjmcneill 	/* Program LSB 7-0, and start serializing */
285f9c08fdbSjmcneill 	u = RTC_READ(sc, AO_RTC_REG0);
286f9c08fdbSjmcneill 	u &= ~AO_RTC_REG0_STATIC_REG_LSB;
287f9c08fdbSjmcneill 	u |= __SHIFTIN(data, AO_RTC_REG0_STATIC_REG_LSB);
288f9c08fdbSjmcneill 	u |= AO_RTC_REG0_SERIAL_START;
289f9c08fdbSjmcneill 	RTC_WRITE(sc, AO_RTC_REG0, u);
290f9c08fdbSjmcneill 
291f9c08fdbSjmcneill 	/* Poll auto_serializer_busy bit until it's low (IDLE) */
292f9c08fdbSjmcneill 	while ((RTC_READ(sc, AO_RTC_REG0) & AO_RTC_REG0_SERIAL_BUSY) != 0)
293f9c08fdbSjmcneill 		continue;
294f9c08fdbSjmcneill }
295f9c08fdbSjmcneill 
296f9c08fdbSjmcneill static void
meson_rtc_reset(struct meson_rtc_softc * sc)297f9c08fdbSjmcneill meson_rtc_reset(struct meson_rtc_softc *sc)
298f9c08fdbSjmcneill {
299f9c08fdbSjmcneill 
300f9c08fdbSjmcneill 	meson_rtc_static_register_write(sc, RTC_STATIC_VALUE_INIT);
301f9c08fdbSjmcneill }
302f9c08fdbSjmcneill 
303f9c08fdbSjmcneill static int
meson_rtc_serial_init(struct meson_rtc_softc * sc)304f9c08fdbSjmcneill meson_rtc_serial_init(struct meson_rtc_softc *sc)
305f9c08fdbSjmcneill {
306f9c08fdbSjmcneill 	size_t init_cnt, retry_cnt;
307f9c08fdbSjmcneill 
308f9c08fdbSjmcneill 	init_cnt = 0;
309f9c08fdbSjmcneill 	retry_cnt = 0;
310f9c08fdbSjmcneill 	while (meson_rtc_comm_init(sc) == -1) {
311f9c08fdbSjmcneill 		if (init_cnt++ == RESET_RETRY_TIMES) {
312f9c08fdbSjmcneill 			init_cnt = 0;
313f9c08fdbSjmcneill 			if (retry_cnt++ == RESET_RETRY_TIMES) {
314f9c08fdbSjmcneill 				aprint_error_dev(sc->sc_dev,
315f9c08fdbSjmcneill 				    "cannot init rtc\n");
316f9c08fdbSjmcneill 				return -1;
317f9c08fdbSjmcneill 			}
318f9c08fdbSjmcneill 			meson_rtc_reset(sc);
319f9c08fdbSjmcneill 		}
320f9c08fdbSjmcneill 		delay(RTC_RESET_DELAY);
321f9c08fdbSjmcneill 	}
322f9c08fdbSjmcneill 	return 0;
323f9c08fdbSjmcneill }
324f9c08fdbSjmcneill 
325f9c08fdbSjmcneill static int
meson_rtc_serial_read(struct meson_rtc_softc * sc,uint32_t addr,uint32_t * sec)326f9c08fdbSjmcneill meson_rtc_serial_read(struct meson_rtc_softc *sc, uint32_t addr,
327f9c08fdbSjmcneill     uint32_t *sec)
328f9c08fdbSjmcneill {
329f9c08fdbSjmcneill 
330f9c08fdbSjmcneill 	if (meson_rtc_serial_init(sc) == -1)
331f9c08fdbSjmcneill 		return EIO;
332f9c08fdbSjmcneill 
333f9c08fdbSjmcneill 	meson_rtc_send_data(sc, SERIAL_TYPE_ADDR, addr);
334f9c08fdbSjmcneill 	meson_rtc_set_mode(sc, SERIAL_MODE_READ);
335f9c08fdbSjmcneill 	*sec = meson_rtc_get_data(sc);
336f9c08fdbSjmcneill 	return 0;
337f9c08fdbSjmcneill }
338f9c08fdbSjmcneill 
339f9c08fdbSjmcneill static int
meson_rtc_serial_write(struct meson_rtc_softc * sc,uint32_t addr,uint32_t data)340f9c08fdbSjmcneill meson_rtc_serial_write(struct meson_rtc_softc *sc, uint32_t addr,
341f9c08fdbSjmcneill     uint32_t data)
342f9c08fdbSjmcneill {
343f9c08fdbSjmcneill 
344f9c08fdbSjmcneill 	if (meson_rtc_serial_init(sc) == -1)
345f9c08fdbSjmcneill 		return EIO;
346f9c08fdbSjmcneill 
347f9c08fdbSjmcneill 	meson_rtc_send_data(sc, SERIAL_TYPE_DATA, data);
348f9c08fdbSjmcneill 	meson_rtc_send_data(sc, SERIAL_TYPE_ADDR, addr);
349f9c08fdbSjmcneill 	meson_rtc_set_mode(sc, SERIAL_MODE_WRITE);
350f9c08fdbSjmcneill 	return 0;
351f9c08fdbSjmcneill }
352f9c08fdbSjmcneill 
353f9c08fdbSjmcneill static int
meson_rtc_todr_gettime(todr_chip_handle_t ch,struct timeval * tv)354f9c08fdbSjmcneill meson_rtc_todr_gettime(todr_chip_handle_t ch, struct timeval *tv)
355f9c08fdbSjmcneill {
356f9c08fdbSjmcneill 	struct meson_rtc_softc * const sc = ch->cookie;
357f9c08fdbSjmcneill 	uint32_t sec;
358f9c08fdbSjmcneill 	int rv;
359f9c08fdbSjmcneill 
360f9c08fdbSjmcneill 	if (atomic_swap_uint(&sc->sc_busy, 1))
361f9c08fdbSjmcneill 		return EBUSY;	/* XXX: EAGAIN? */
362f9c08fdbSjmcneill 
363f9c08fdbSjmcneill 	rv = meson_rtc_serial_read(sc, RTC_COUNTER_ADDR, &sec);
364f9c08fdbSjmcneill 	sc->sc_busy = 0;
365f9c08fdbSjmcneill 
366f9c08fdbSjmcneill 	if (rv == 0) {
367f9c08fdbSjmcneill 		tv->tv_sec = sec;
368f9c08fdbSjmcneill 		tv->tv_usec = 0;
369f9c08fdbSjmcneill 	}
370f9c08fdbSjmcneill 	return rv;
371f9c08fdbSjmcneill }
372f9c08fdbSjmcneill 
373f9c08fdbSjmcneill static int
meson_rtc_todr_settime(todr_chip_handle_t ch,struct timeval * tv)374f9c08fdbSjmcneill meson_rtc_todr_settime(todr_chip_handle_t ch, struct timeval *tv)
375f9c08fdbSjmcneill {
376f9c08fdbSjmcneill 	struct meson_rtc_softc * const sc = ch->cookie;
377f9c08fdbSjmcneill 	int rv;
378f9c08fdbSjmcneill 
379f9c08fdbSjmcneill 	if (atomic_swap_uint(&sc->sc_busy, 1))
380f9c08fdbSjmcneill 		return EBUSY;	/* XXX: EAGAIN? */
381f9c08fdbSjmcneill 
382f9c08fdbSjmcneill 	rv = meson_rtc_serial_write(sc, RTC_COUNTER_ADDR, tv->tv_sec);
383f9c08fdbSjmcneill 	sc->sc_busy = 0;
384f9c08fdbSjmcneill 
385f9c08fdbSjmcneill 	return rv;
386f9c08fdbSjmcneill }
387