1*c7fb772bSthorpej /* $NetBSD: meson_pinctrl.c,v 1.13 2021/08/07 16:18:43 thorpej Exp $ */
2912cfa14Sjmcneill
3912cfa14Sjmcneill /*-
4912cfa14Sjmcneill * Copyright (c) 2019 Jared D. McNeill <jmcneill@invisible.ca>
5912cfa14Sjmcneill * All rights reserved.
6912cfa14Sjmcneill *
7912cfa14Sjmcneill * Redistribution and use in source and binary forms, with or without
8912cfa14Sjmcneill * modification, are permitted provided that the following conditions
9912cfa14Sjmcneill * are met:
10912cfa14Sjmcneill * 1. Redistributions of source code must retain the above copyright
11912cfa14Sjmcneill * notice, this list of conditions and the following disclaimer.
12912cfa14Sjmcneill * 2. Redistributions in binary form must reproduce the above copyright
13912cfa14Sjmcneill * notice, this list of conditions and the following disclaimer in the
14912cfa14Sjmcneill * documentation and/or other materials provided with the distribution.
15912cfa14Sjmcneill *
16912cfa14Sjmcneill * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17912cfa14Sjmcneill * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18912cfa14Sjmcneill * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19912cfa14Sjmcneill * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20912cfa14Sjmcneill * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21912cfa14Sjmcneill * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22912cfa14Sjmcneill * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23912cfa14Sjmcneill * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24912cfa14Sjmcneill * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25912cfa14Sjmcneill * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26912cfa14Sjmcneill * SUCH DAMAGE.
27912cfa14Sjmcneill */
28912cfa14Sjmcneill
29912cfa14Sjmcneill #include "opt_soc.h"
30912cfa14Sjmcneill
31912cfa14Sjmcneill #include <sys/cdefs.h>
32*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: meson_pinctrl.c,v 1.13 2021/08/07 16:18:43 thorpej Exp $");
33912cfa14Sjmcneill
34912cfa14Sjmcneill #include <sys/param.h>
35912cfa14Sjmcneill #include <sys/bus.h>
36912cfa14Sjmcneill #include <sys/device.h>
37912cfa14Sjmcneill #include <sys/systm.h>
38912cfa14Sjmcneill #include <sys/kernel.h>
39912cfa14Sjmcneill #include <sys/mutex.h>
40912cfa14Sjmcneill #include <sys/kmem.h>
41912cfa14Sjmcneill #include <sys/gpio.h>
42912cfa14Sjmcneill
43912cfa14Sjmcneill #include <dev/gpio/gpiovar.h>
44912cfa14Sjmcneill
45912cfa14Sjmcneill #include <dev/fdt/fdtvar.h>
46912cfa14Sjmcneill
47912cfa14Sjmcneill #include <arm/amlogic/meson_pinctrl.h>
48912cfa14Sjmcneill
49912cfa14Sjmcneill struct meson_pinctrl_softc {
50912cfa14Sjmcneill device_t sc_dev;
51912cfa14Sjmcneill bus_space_tag_t sc_bst;
52912cfa14Sjmcneill bus_space_handle_t sc_bsh_mux;
53912cfa14Sjmcneill bus_space_handle_t sc_bsh_pull;
54912cfa14Sjmcneill bus_space_handle_t sc_bsh_pull_enable;
55912cfa14Sjmcneill bus_space_handle_t sc_bsh_gpio;
56912cfa14Sjmcneill int sc_phandle;
57912cfa14Sjmcneill int sc_phandle_gpio;
58912cfa14Sjmcneill
59912cfa14Sjmcneill kmutex_t sc_lock;
60912cfa14Sjmcneill
61912cfa14Sjmcneill const struct meson_pinctrl_config *sc_conf;
62912cfa14Sjmcneill
63912cfa14Sjmcneill struct gpio_chipset_tag sc_gp;
64912cfa14Sjmcneill gpio_pin_t *sc_pins;
65912cfa14Sjmcneill };
66912cfa14Sjmcneill
67912cfa14Sjmcneill struct meson_pinctrl_gpio_pin {
68912cfa14Sjmcneill struct meson_pinctrl_softc *pin_sc;
69912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def;
70912cfa14Sjmcneill int pin_flags;
71912cfa14Sjmcneill bool pin_actlo;
72912cfa14Sjmcneill };
73912cfa14Sjmcneill
74646c0f59Sthorpej static const struct device_compatible_entry compat_data[] = {
75912cfa14Sjmcneill #ifdef SOC_MESON8B
76646c0f59Sthorpej { .compat = "amlogic,meson8b-aobus-pinctrl",
77646c0f59Sthorpej .data = &meson8b_aobus_pinctrl_config },
78646c0f59Sthorpej { .compat = "amlogic,meson8b-cbus-pinctrl",
79646c0f59Sthorpej .data = &meson8b_cbus_pinctrl_config },
80912cfa14Sjmcneill #endif
817e38c880Sjmcneill #ifdef SOC_MESONGXBB
82646c0f59Sthorpej { .compat = "amlogic,meson-gxbb-aobus-pinctrl",
83646c0f59Sthorpej .data = &mesongxbb_aobus_pinctrl_config },
84646c0f59Sthorpej { .compat = "amlogic,meson-gxbb-periphs-pinctrl",
85646c0f59Sthorpej .data = &mesongxbb_periphs_pinctrl_config },
867e38c880Sjmcneill #endif
87229af777Sjmcneill #ifdef SOC_MESONGXL
88646c0f59Sthorpej { .compat = "amlogic,meson-gxl-aobus-pinctrl",
89646c0f59Sthorpej .data = &mesongxl_aobus_pinctrl_config },
90646c0f59Sthorpej { .compat = "amlogic,meson-gxl-periphs-pinctrl",
91646c0f59Sthorpej .data = &mesongxl_periphs_pinctrl_config },
92229af777Sjmcneill #endif
938afae5d5Sryo #ifdef SOC_MESONG12
94646c0f59Sthorpej { .compat = "amlogic,meson-g12a-aobus-pinctrl",
95646c0f59Sthorpej .data = &mesong12a_aobus_pinctrl_config },
96646c0f59Sthorpej { .compat = "amlogic,meson-g12a-periphs-pinctrl",
97646c0f59Sthorpej .data = &mesong12a_periphs_pinctrl_config },
988afae5d5Sryo #endif
992dcdd1cdSthorpej DEVICE_COMPAT_EOL
100912cfa14Sjmcneill };
101912cfa14Sjmcneill
102912cfa14Sjmcneill #define MUX_READ(sc, reg) \
103912cfa14Sjmcneill bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh_mux, (reg))
104912cfa14Sjmcneill #define MUX_WRITE(sc, reg, val) \
105912cfa14Sjmcneill bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh_mux, (reg), (val))
106912cfa14Sjmcneill
107912cfa14Sjmcneill static const struct meson_pinctrl_group *
meson_pinctrl_find_group(struct meson_pinctrl_softc * sc,const char * name)108912cfa14Sjmcneill meson_pinctrl_find_group(struct meson_pinctrl_softc *sc,
109912cfa14Sjmcneill const char *name)
110912cfa14Sjmcneill {
111912cfa14Sjmcneill const struct meson_pinctrl_group *group;
112912cfa14Sjmcneill u_int n;
113912cfa14Sjmcneill
114912cfa14Sjmcneill for (n = 0; n < sc->sc_conf->ngroups; n++) {
115912cfa14Sjmcneill group = &sc->sc_conf->groups[n];
116912cfa14Sjmcneill if (strcmp(group->name, name) == 0)
117912cfa14Sjmcneill return group;
118912cfa14Sjmcneill }
119912cfa14Sjmcneill
120912cfa14Sjmcneill return NULL;
121912cfa14Sjmcneill }
122912cfa14Sjmcneill
123912cfa14Sjmcneill static bool
meson_pinctrl_group_in_bank(struct meson_pinctrl_softc * sc,const struct meson_pinctrl_group * group,u_int bankno)124912cfa14Sjmcneill meson_pinctrl_group_in_bank(struct meson_pinctrl_softc *sc,
125912cfa14Sjmcneill const struct meson_pinctrl_group *group, u_int bankno)
126912cfa14Sjmcneill {
127912cfa14Sjmcneill u_int n;
128912cfa14Sjmcneill
129912cfa14Sjmcneill for (n = 0; n < group->nbank; n++) {
130912cfa14Sjmcneill if (group->bank[n] == bankno)
131912cfa14Sjmcneill return true;
132912cfa14Sjmcneill }
133912cfa14Sjmcneill
134912cfa14Sjmcneill return false;
135912cfa14Sjmcneill }
136912cfa14Sjmcneill
137912cfa14Sjmcneill static void
meson_pinctrl_set_group(struct meson_pinctrl_softc * sc,const struct meson_pinctrl_group * group,bool enable)138912cfa14Sjmcneill meson_pinctrl_set_group(struct meson_pinctrl_softc *sc,
139912cfa14Sjmcneill const struct meson_pinctrl_group *group, bool enable)
140912cfa14Sjmcneill {
141912cfa14Sjmcneill uint32_t val;
142912cfa14Sjmcneill
143912cfa14Sjmcneill val = MUX_READ(sc, group->reg);
1448afae5d5Sryo if (group->mask == 0) {
145912cfa14Sjmcneill if (enable)
146912cfa14Sjmcneill val |= __BIT(group->bit);
147912cfa14Sjmcneill else
148912cfa14Sjmcneill val &= ~__BIT(group->bit);
1498afae5d5Sryo } else {
1508afae5d5Sryo val &= ~group->mask;
1518afae5d5Sryo if (enable)
1528afae5d5Sryo val |= __SHIFTIN(group->func, group->mask);
1538afae5d5Sryo }
154912cfa14Sjmcneill MUX_WRITE(sc, group->reg, val);
155912cfa14Sjmcneill }
156912cfa14Sjmcneill
157912cfa14Sjmcneill static void
meson_pinctrl_setfunc(struct meson_pinctrl_softc * sc,const char * name)158912cfa14Sjmcneill meson_pinctrl_setfunc(struct meson_pinctrl_softc *sc, const char *name)
159912cfa14Sjmcneill {
160912cfa14Sjmcneill const struct meson_pinctrl_group *group, *target_group;
161912cfa14Sjmcneill u_int n, bank;
162912cfa14Sjmcneill
163912cfa14Sjmcneill target_group = meson_pinctrl_find_group(sc, name);
164912cfa14Sjmcneill if (target_group == NULL) {
165912cfa14Sjmcneill aprint_error_dev(sc->sc_dev, "function '%s' not supported\n", name);
166912cfa14Sjmcneill return;
167912cfa14Sjmcneill }
168912cfa14Sjmcneill
169912cfa14Sjmcneill /* Disable conflicting groups */
170912cfa14Sjmcneill for (n = 0; n < sc->sc_conf->ngroups; n++) {
171912cfa14Sjmcneill group = &sc->sc_conf->groups[n];
172912cfa14Sjmcneill if (target_group == group)
173912cfa14Sjmcneill continue;
174912cfa14Sjmcneill for (bank = 0; bank < target_group->nbank; bank++) {
175912cfa14Sjmcneill if (meson_pinctrl_group_in_bank(sc, group, target_group->bank[bank]))
176912cfa14Sjmcneill meson_pinctrl_set_group(sc, group, false);
177912cfa14Sjmcneill }
178912cfa14Sjmcneill }
179912cfa14Sjmcneill
180912cfa14Sjmcneill /* Enable target group */
181912cfa14Sjmcneill meson_pinctrl_set_group(sc, target_group, true);
182912cfa14Sjmcneill }
183912cfa14Sjmcneill
184912cfa14Sjmcneill static int
meson_pinctrl_set_config(device_t dev,const void * data,size_t len)185912cfa14Sjmcneill meson_pinctrl_set_config(device_t dev, const void *data, size_t len)
186912cfa14Sjmcneill {
187912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(dev);
188912cfa14Sjmcneill const char *groups;
189912cfa14Sjmcneill int groups_len;
190912cfa14Sjmcneill
191912cfa14Sjmcneill if (len != 4)
192912cfa14Sjmcneill return -1;
193912cfa14Sjmcneill
194912cfa14Sjmcneill const int phandle = fdtbus_get_phandle_from_native(be32dec(data));
195912cfa14Sjmcneill const int mux = of_find_firstchild_byname(phandle, "mux");
196912cfa14Sjmcneill if (mux == -1)
197912cfa14Sjmcneill return -1;
198912cfa14Sjmcneill
199dfaf6e79Sthorpej groups = fdtbus_pinctrl_parse_groups(mux, &groups_len);
200dfaf6e79Sthorpej if (groups == NULL)
201912cfa14Sjmcneill return -1;
202912cfa14Sjmcneill
203912cfa14Sjmcneill for (; groups_len > 0;
204912cfa14Sjmcneill groups_len -= strlen(groups) + 1, groups += strlen(groups) + 1) {
205912cfa14Sjmcneill meson_pinctrl_setfunc(sc, groups);
206912cfa14Sjmcneill }
207912cfa14Sjmcneill
208912cfa14Sjmcneill return 0;
209912cfa14Sjmcneill }
210912cfa14Sjmcneill
211912cfa14Sjmcneill static struct fdtbus_pinctrl_controller_func meson_pinctrl_funcs = {
212912cfa14Sjmcneill .set_config = meson_pinctrl_set_config,
213912cfa14Sjmcneill };
214912cfa14Sjmcneill
215912cfa14Sjmcneill static bus_space_handle_t
meson_pinctrl_gpio_handle(struct meson_pinctrl_softc * sc,const struct meson_pinctrl_gpioreg * gpioreg)216912cfa14Sjmcneill meson_pinctrl_gpio_handle(struct meson_pinctrl_softc *sc,
217912cfa14Sjmcneill const struct meson_pinctrl_gpioreg *gpioreg)
218912cfa14Sjmcneill {
219912cfa14Sjmcneill switch (gpioreg->type) {
220912cfa14Sjmcneill case MESON_PINCTRL_REGTYPE_PULL:
221912cfa14Sjmcneill return sc->sc_bsh_pull;
222912cfa14Sjmcneill case MESON_PINCTRL_REGTYPE_PULL_ENABLE:
223912cfa14Sjmcneill return sc->sc_bsh_pull_enable;
224912cfa14Sjmcneill case MESON_PINCTRL_REGTYPE_GPIO:
225912cfa14Sjmcneill return sc->sc_bsh_gpio;
226912cfa14Sjmcneill default:
227912cfa14Sjmcneill panic("unsupported GPIO regtype %d", gpioreg->type);
228912cfa14Sjmcneill }
229912cfa14Sjmcneill }
230912cfa14Sjmcneill
231912cfa14Sjmcneill static int
meson_pinctrl_pin_read(void * priv,int pin)232912cfa14Sjmcneill meson_pinctrl_pin_read(void *priv, int pin)
233912cfa14Sjmcneill {
234912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = priv;
235912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = &sc->sc_conf->gpios[pin];
236912cfa14Sjmcneill const struct meson_pinctrl_gpioreg *gpio_reg = &pin_def->in;
237912cfa14Sjmcneill bus_space_handle_t bsh;
238912cfa14Sjmcneill uint32_t data;
239912cfa14Sjmcneill int val;
240912cfa14Sjmcneill
241912cfa14Sjmcneill KASSERT(pin < sc->sc_conf->ngpios);
242912cfa14Sjmcneill
243912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, gpio_reg);
244912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, gpio_reg->reg);
245912cfa14Sjmcneill val = __SHIFTOUT(data, gpio_reg->mask);
246912cfa14Sjmcneill
247912cfa14Sjmcneill return val;
248912cfa14Sjmcneill }
249912cfa14Sjmcneill
250912cfa14Sjmcneill static void
meson_pinctrl_pin_write(void * priv,int pin,int val)251912cfa14Sjmcneill meson_pinctrl_pin_write(void *priv, int pin, int val)
252912cfa14Sjmcneill {
253912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = priv;
254912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = &sc->sc_conf->gpios[pin];
255912cfa14Sjmcneill const struct meson_pinctrl_gpioreg *gpio_reg = &pin_def->out;
256912cfa14Sjmcneill bus_space_handle_t bsh;
257912cfa14Sjmcneill uint32_t data;
258912cfa14Sjmcneill
259912cfa14Sjmcneill KASSERT(pin < sc->sc_conf->ngpios);
260912cfa14Sjmcneill
261912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, gpio_reg);
262912cfa14Sjmcneill
263912cfa14Sjmcneill mutex_enter(&sc->sc_lock);
264912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, gpio_reg->reg);
265912cfa14Sjmcneill if (val)
266912cfa14Sjmcneill data |= gpio_reg->mask;
267912cfa14Sjmcneill else
268912cfa14Sjmcneill data &= ~gpio_reg->mask;
269912cfa14Sjmcneill bus_space_write_4(sc->sc_bst, bsh, gpio_reg->reg, data);
270912cfa14Sjmcneill mutex_exit(&sc->sc_lock);
271912cfa14Sjmcneill }
272912cfa14Sjmcneill
273912cfa14Sjmcneill static void
meson_pinctrl_pin_dir(struct meson_pinctrl_softc * sc,const struct meson_pinctrl_gpio * pin_def,int flags)274912cfa14Sjmcneill meson_pinctrl_pin_dir(struct meson_pinctrl_softc *sc,
275912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def, int flags)
276912cfa14Sjmcneill {
277912cfa14Sjmcneill bus_space_handle_t bsh;
278912cfa14Sjmcneill uint32_t data;
279912cfa14Sjmcneill
280912cfa14Sjmcneill KASSERT(mutex_owned(&sc->sc_lock));
281912cfa14Sjmcneill
282912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, &pin_def->oen);
283912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, pin_def->oen.reg);
284912cfa14Sjmcneill if ((flags & GPIO_PIN_INPUT) != 0)
285912cfa14Sjmcneill data |= pin_def->oen.mask;
286912cfa14Sjmcneill else
287912cfa14Sjmcneill data &= ~pin_def->oen.mask;
288912cfa14Sjmcneill bus_space_write_4(sc->sc_bst, bsh, pin_def->oen.reg, data);
289912cfa14Sjmcneill }
290912cfa14Sjmcneill
291912cfa14Sjmcneill static void
meson_pinctrl_pin_ctl(void * priv,int pin,int flags)292912cfa14Sjmcneill meson_pinctrl_pin_ctl(void *priv, int pin, int flags)
293912cfa14Sjmcneill {
294912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = priv;
295912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = &sc->sc_conf->gpios[pin];
296912cfa14Sjmcneill bus_space_handle_t bsh;
297912cfa14Sjmcneill uint32_t data;
298912cfa14Sjmcneill
299912cfa14Sjmcneill KASSERT(pin < sc->sc_conf->ngpios);
300912cfa14Sjmcneill
301912cfa14Sjmcneill mutex_enter(&sc->sc_lock);
302912cfa14Sjmcneill
303912cfa14Sjmcneill if ((flags & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) != 0)
304912cfa14Sjmcneill meson_pinctrl_pin_dir(sc, pin_def, flags);
305912cfa14Sjmcneill
306912cfa14Sjmcneill if ((flags & (GPIO_PIN_PULLUP|GPIO_PIN_PULLDOWN)) != 0) {
307912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, &pin_def->pupd);
308912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, pin_def->pupd.reg);
309912cfa14Sjmcneill if ((flags & GPIO_PIN_PULLUP) != 0)
310912cfa14Sjmcneill data |= pin_def->pupd.mask;
311912cfa14Sjmcneill else
312912cfa14Sjmcneill data &= ~pin_def->pupd.mask;
313912cfa14Sjmcneill bus_space_write_4(sc->sc_bst, bsh, pin_def->pupd.reg, data);
314912cfa14Sjmcneill
315912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, &pin_def->pupden);
316912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, pin_def->pupden.reg);
317912cfa14Sjmcneill data |= pin_def->pupden.mask;
318912cfa14Sjmcneill bus_space_write_4(sc->sc_bst, bsh, pin_def->pupden.reg, data);
319912cfa14Sjmcneill } else {
320912cfa14Sjmcneill bsh = meson_pinctrl_gpio_handle(sc, &pin_def->pupden);
321912cfa14Sjmcneill data = bus_space_read_4(sc->sc_bst, bsh, pin_def->pupden.reg);
322912cfa14Sjmcneill data &= ~pin_def->pupden.mask;
323912cfa14Sjmcneill bus_space_write_4(sc->sc_bst, bsh, pin_def->pupden.reg, data);
324912cfa14Sjmcneill }
325912cfa14Sjmcneill
326912cfa14Sjmcneill mutex_exit(&sc->sc_lock);
327912cfa14Sjmcneill }
328912cfa14Sjmcneill
329912cfa14Sjmcneill static const struct meson_pinctrl_gpio *
meson_pinctrl_gpio_lookup(struct meson_pinctrl_softc * sc,u_int id)330912cfa14Sjmcneill meson_pinctrl_gpio_lookup(struct meson_pinctrl_softc *sc, u_int id)
331912cfa14Sjmcneill {
332912cfa14Sjmcneill if (id >= sc->sc_conf->ngpios)
333912cfa14Sjmcneill return NULL;
334912cfa14Sjmcneill
335912cfa14Sjmcneill if (sc->sc_conf->gpios[id].name == NULL)
336912cfa14Sjmcneill return NULL;
337912cfa14Sjmcneill
338912cfa14Sjmcneill return &sc->sc_conf->gpios[id];
339912cfa14Sjmcneill }
340912cfa14Sjmcneill
341912cfa14Sjmcneill static void *
meson_pinctrl_gpio_acquire(device_t dev,const void * data,size_t len,int flags)342912cfa14Sjmcneill meson_pinctrl_gpio_acquire(device_t dev, const void *data, size_t len, int flags)
343912cfa14Sjmcneill {
344912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(dev);
345912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def;
34679892c9dSjmcneill const struct meson_pinctrl_group *group;
347912cfa14Sjmcneill struct meson_pinctrl_gpio_pin *gpin;
348912cfa14Sjmcneill const u_int *gpio = data;
34979892c9dSjmcneill u_int n, bank;
350912cfa14Sjmcneill
351912cfa14Sjmcneill if (len != 12)
352912cfa14Sjmcneill return NULL;
353912cfa14Sjmcneill
354912cfa14Sjmcneill const u_int id = be32toh(gpio[1]);
355912cfa14Sjmcneill const bool actlo = be32toh(gpio[2]) & 1;
356912cfa14Sjmcneill
357912cfa14Sjmcneill pin_def = meson_pinctrl_gpio_lookup(sc, id);
358912cfa14Sjmcneill if (pin_def == NULL)
359912cfa14Sjmcneill return NULL;
360912cfa14Sjmcneill
36179892c9dSjmcneill /* Disable conflicting groups */
36279892c9dSjmcneill for (n = 0; n < sc->sc_conf->ngroups; n++) {
36379892c9dSjmcneill group = &sc->sc_conf->groups[n];
36479892c9dSjmcneill for (bank = 0; bank < group->nbank; bank++) {
36579892c9dSjmcneill if (group->bank[bank] == pin_def->id)
36679892c9dSjmcneill meson_pinctrl_set_group(sc, group, false);
36779892c9dSjmcneill }
36879892c9dSjmcneill }
36979892c9dSjmcneill
370912cfa14Sjmcneill mutex_enter(&sc->sc_lock);
371912cfa14Sjmcneill meson_pinctrl_pin_dir(sc, pin_def, flags);
372912cfa14Sjmcneill mutex_exit(&sc->sc_lock);
373912cfa14Sjmcneill
374912cfa14Sjmcneill gpin = kmem_zalloc(sizeof(*gpin), KM_SLEEP);
375912cfa14Sjmcneill gpin->pin_sc = sc;
376912cfa14Sjmcneill gpin->pin_def = pin_def;
377912cfa14Sjmcneill gpin->pin_flags = flags;
378912cfa14Sjmcneill gpin->pin_actlo = actlo;
379912cfa14Sjmcneill
380912cfa14Sjmcneill return gpin;
381912cfa14Sjmcneill }
382912cfa14Sjmcneill
383912cfa14Sjmcneill static void
meson_pinctrl_gpio_release(device_t dev,void * priv)384912cfa14Sjmcneill meson_pinctrl_gpio_release(device_t dev, void *priv)
385912cfa14Sjmcneill {
386912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(dev);
387912cfa14Sjmcneill struct meson_pinctrl_gpio_pin *gpin = priv;
388912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = gpin->pin_def;
389912cfa14Sjmcneill
390912cfa14Sjmcneill KASSERT(sc == gpin->pin_sc);
391912cfa14Sjmcneill
392912cfa14Sjmcneill mutex_enter(&sc->sc_lock);
393912cfa14Sjmcneill meson_pinctrl_pin_dir(sc, pin_def, GPIO_PIN_INPUT);
394912cfa14Sjmcneill mutex_exit(&sc->sc_lock);
395912cfa14Sjmcneill
396912cfa14Sjmcneill kmem_free(gpin, sizeof(*gpin));
397912cfa14Sjmcneill }
398912cfa14Sjmcneill
399912cfa14Sjmcneill static int
meson_pinctrl_gpio_read(device_t dev,void * priv,bool raw)400912cfa14Sjmcneill meson_pinctrl_gpio_read(device_t dev, void *priv, bool raw)
401912cfa14Sjmcneill {
402912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(dev);
403912cfa14Sjmcneill struct meson_pinctrl_gpio_pin *gpin = priv;
404912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = gpin->pin_def;
405912cfa14Sjmcneill int val;
406912cfa14Sjmcneill
407912cfa14Sjmcneill val = meson_pinctrl_pin_read(sc, pin_def->id);
408912cfa14Sjmcneill if (!raw && gpin->pin_actlo)
409912cfa14Sjmcneill val = !val;
410912cfa14Sjmcneill
411912cfa14Sjmcneill return val;
412912cfa14Sjmcneill }
413912cfa14Sjmcneill
414912cfa14Sjmcneill static void
meson_pinctrl_gpio_write(device_t dev,void * priv,int val,bool raw)415912cfa14Sjmcneill meson_pinctrl_gpio_write(device_t dev, void *priv, int val, bool raw)
416912cfa14Sjmcneill {
417912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(dev);
418912cfa14Sjmcneill struct meson_pinctrl_gpio_pin *gpin = priv;
419912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def = gpin->pin_def;
420912cfa14Sjmcneill
421912cfa14Sjmcneill if (!raw && gpin->pin_actlo)
422912cfa14Sjmcneill val = !val;
423912cfa14Sjmcneill
424912cfa14Sjmcneill meson_pinctrl_pin_write(sc, pin_def->id, val);
425912cfa14Sjmcneill }
426912cfa14Sjmcneill
427912cfa14Sjmcneill static struct fdtbus_gpio_controller_func meson_pinctrl_gpio_funcs = {
428912cfa14Sjmcneill .acquire = meson_pinctrl_gpio_acquire,
429912cfa14Sjmcneill .release = meson_pinctrl_gpio_release,
430912cfa14Sjmcneill .read = meson_pinctrl_gpio_read,
431912cfa14Sjmcneill .write = meson_pinctrl_gpio_write,
432912cfa14Sjmcneill };
433912cfa14Sjmcneill
434912cfa14Sjmcneill static int
meson_pinctrl_initres(struct meson_pinctrl_softc * sc)435912cfa14Sjmcneill meson_pinctrl_initres(struct meson_pinctrl_softc *sc)
436912cfa14Sjmcneill {
437912cfa14Sjmcneill bool gpio_found = false;
438912cfa14Sjmcneill bus_addr_t addr;
439912cfa14Sjmcneill bus_size_t size;
440912cfa14Sjmcneill int child;
441912cfa14Sjmcneill
442912cfa14Sjmcneill for (child = OF_child(sc->sc_phandle); child; child = OF_peer(child)) {
443912cfa14Sjmcneill if (of_hasprop(child, "gpio-controller")) {
444912cfa14Sjmcneill if (gpio_found)
445912cfa14Sjmcneill continue;
446912cfa14Sjmcneill gpio_found = true;
447912cfa14Sjmcneill
448912cfa14Sjmcneill if (fdtbus_get_reg_byname(child, "mux", &addr, &size) != 0 ||
449912cfa14Sjmcneill bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_mux) != 0) {
450912cfa14Sjmcneill aprint_error(": couldn't map mux registers\n");
451912cfa14Sjmcneill return ENXIO;
452912cfa14Sjmcneill }
453912cfa14Sjmcneill if (fdtbus_get_reg_byname(child, "gpio", &addr, &size) != 0 ||
454912cfa14Sjmcneill bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_gpio) != 0) {
455912cfa14Sjmcneill aprint_error(": couldn't map gpio registers\n");
456912cfa14Sjmcneill return ENXIO;
457912cfa14Sjmcneill }
458912cfa14Sjmcneill
4598afae5d5Sryo /* pull register is optional */
4608afae5d5Sryo if (fdtbus_get_reg_byname(child, "pull", &addr, &size) == 0) {
4618afae5d5Sryo if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_pull) != 0) {
4628afae5d5Sryo aprint_error(": couldn't map pull registers\n");
4638afae5d5Sryo return ENXIO;
4648afae5d5Sryo }
4658afae5d5Sryo }
466912cfa14Sjmcneill /* pull-enable register is optional */
467912cfa14Sjmcneill if (fdtbus_get_reg_byname(child, "pull-enable", &addr, &size) == 0) {
468912cfa14Sjmcneill if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh_pull_enable) != 0) {
469912cfa14Sjmcneill aprint_error(": couldn't map pull-enable registers\n");
470912cfa14Sjmcneill return ENXIO;
471912cfa14Sjmcneill }
472912cfa14Sjmcneill }
473912cfa14Sjmcneill
474912cfa14Sjmcneill sc->sc_phandle_gpio = child;
475912cfa14Sjmcneill } else if (of_find_firstchild_byname(child, "mux") != -1) {
476912cfa14Sjmcneill fdtbus_register_pinctrl_config(sc->sc_dev, child, &meson_pinctrl_funcs);
477912cfa14Sjmcneill }
478912cfa14Sjmcneill }
479912cfa14Sjmcneill
480912cfa14Sjmcneill if (!gpio_found) {
481912cfa14Sjmcneill aprint_error(": couldn't find gpio controller\n");
482912cfa14Sjmcneill return ENOENT;
483912cfa14Sjmcneill }
484912cfa14Sjmcneill
485912cfa14Sjmcneill return 0;
486912cfa14Sjmcneill }
487912cfa14Sjmcneill
488912cfa14Sjmcneill static void
meson_pinctrl_initgpio(struct meson_pinctrl_softc * sc)489912cfa14Sjmcneill meson_pinctrl_initgpio(struct meson_pinctrl_softc *sc)
490912cfa14Sjmcneill {
491912cfa14Sjmcneill const struct meson_pinctrl_gpio *pin_def;
492912cfa14Sjmcneill struct gpio_chipset_tag *gp;
493912cfa14Sjmcneill struct gpiobus_attach_args gba;
494912cfa14Sjmcneill int child, len, val;
495912cfa14Sjmcneill u_int pin;
496912cfa14Sjmcneill
497912cfa14Sjmcneill fdtbus_register_gpio_controller(sc->sc_dev, sc->sc_phandle_gpio, &meson_pinctrl_gpio_funcs);
498912cfa14Sjmcneill
499912cfa14Sjmcneill for (child = OF_child(sc->sc_phandle_gpio); child; child = OF_peer(child)) {
500912cfa14Sjmcneill if (!of_hasprop(child, "gpio-hog"))
501912cfa14Sjmcneill continue;
502912cfa14Sjmcneill
503912cfa14Sjmcneill const char *line_name = fdtbus_get_string(child, "line-name");
504912cfa14Sjmcneill if (line_name == NULL)
505912cfa14Sjmcneill line_name = fdtbus_get_string(child, "name");
506912cfa14Sjmcneill
507912cfa14Sjmcneill const bool input = of_hasprop(child, "input");
508912cfa14Sjmcneill const bool output_low = of_hasprop(child, "output-low");
509912cfa14Sjmcneill const bool output_high = of_hasprop(child, "output-high");
510912cfa14Sjmcneill
511912cfa14Sjmcneill if (!input && !output_low && !output_high) {
512912cfa14Sjmcneill aprint_error_dev(sc->sc_dev, "no configuration for line %s\n", line_name);
513912cfa14Sjmcneill continue;
514912cfa14Sjmcneill }
515912cfa14Sjmcneill
516912cfa14Sjmcneill const u_int *gpio = fdtbus_get_prop(child, "gpios", &len);
517912cfa14Sjmcneill while (len >= 8) {
518912cfa14Sjmcneill const u_int id = be32toh(gpio[0]);
519912cfa14Sjmcneill const bool actlo = be32toh(gpio[1]) & 1;
520912cfa14Sjmcneill
521912cfa14Sjmcneill pin_def = meson_pinctrl_gpio_lookup(sc, id);
522912cfa14Sjmcneill if (pin_def != NULL) {
523912cfa14Sjmcneill if (input) {
524912cfa14Sjmcneill device_printf(sc->sc_dev, "%s %s set to input\n",
525912cfa14Sjmcneill line_name, pin_def->name);
526912cfa14Sjmcneill meson_pinctrl_pin_ctl(sc, pin_def->id, GPIO_PIN_INPUT);
527912cfa14Sjmcneill } else {
528912cfa14Sjmcneill val = output_high;
529912cfa14Sjmcneill if (actlo)
530912cfa14Sjmcneill val = !val;
531912cfa14Sjmcneill device_printf(sc->sc_dev, "%s %s set to output (%s)\n",
532912cfa14Sjmcneill line_name, pin_def->name, val ? "high" : "low");
533912cfa14Sjmcneill meson_pinctrl_pin_write(sc, pin_def->id, val);
534912cfa14Sjmcneill meson_pinctrl_pin_ctl(sc, pin_def->id, GPIO_PIN_OUTPUT);
535912cfa14Sjmcneill }
536912cfa14Sjmcneill } else {
537912cfa14Sjmcneill aprint_error_dev(sc->sc_dev, "%s: unsupported pin %d\n", line_name, id);
538912cfa14Sjmcneill }
539912cfa14Sjmcneill
540912cfa14Sjmcneill len -= 8;
541912cfa14Sjmcneill gpio += 8;
542912cfa14Sjmcneill }
543912cfa14Sjmcneill }
544912cfa14Sjmcneill
545912cfa14Sjmcneill const u_int npins = sc->sc_conf->ngpios;
546912cfa14Sjmcneill sc->sc_pins = kmem_zalloc(sizeof(*sc->sc_pins) * npins, KM_SLEEP);
547912cfa14Sjmcneill for (pin = 0; pin < npins; pin++) {
548912cfa14Sjmcneill pin_def = &sc->sc_conf->gpios[pin];
549912cfa14Sjmcneill sc->sc_pins[pin].pin_num = pin;
550912cfa14Sjmcneill if (pin_def->name == NULL)
551912cfa14Sjmcneill continue;
552912cfa14Sjmcneill sc->sc_pins[pin].pin_caps = GPIO_PIN_INPUT | GPIO_PIN_OUTPUT |
553912cfa14Sjmcneill GPIO_PIN_PULLUP | GPIO_PIN_PULLDOWN;
554912cfa14Sjmcneill sc->sc_pins[pin].pin_state = meson_pinctrl_pin_read(sc, pin);
555912cfa14Sjmcneill strlcpy(sc->sc_pins[pin].pin_defname, pin_def->name,
556912cfa14Sjmcneill sizeof(sc->sc_pins[pin].pin_defname));
557912cfa14Sjmcneill }
558912cfa14Sjmcneill
559912cfa14Sjmcneill gp = &sc->sc_gp;
560912cfa14Sjmcneill gp->gp_cookie = sc;
561912cfa14Sjmcneill gp->gp_pin_read = meson_pinctrl_pin_read;
562912cfa14Sjmcneill gp->gp_pin_write = meson_pinctrl_pin_write;
563912cfa14Sjmcneill gp->gp_pin_ctl = meson_pinctrl_pin_ctl;
564912cfa14Sjmcneill
565912cfa14Sjmcneill memset(&gba, 0, sizeof(gba));
566912cfa14Sjmcneill gba.gba_gc = gp;
567912cfa14Sjmcneill gba.gba_pins = sc->sc_pins;
568912cfa14Sjmcneill gba.gba_npins = npins;
569*c7fb772bSthorpej config_found(sc->sc_dev, &gba, NULL, CFARGS_NONE);
570912cfa14Sjmcneill }
571912cfa14Sjmcneill
572912cfa14Sjmcneill static int
meson_pinctrl_match(device_t parent,cfdata_t cf,void * aux)573912cfa14Sjmcneill meson_pinctrl_match(device_t parent, cfdata_t cf, void *aux)
574912cfa14Sjmcneill {
575912cfa14Sjmcneill struct fdt_attach_args * const faa = aux;
576912cfa14Sjmcneill
5776e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
578912cfa14Sjmcneill }
579912cfa14Sjmcneill
580912cfa14Sjmcneill static void
meson_pinctrl_attach(device_t parent,device_t self,void * aux)581912cfa14Sjmcneill meson_pinctrl_attach(device_t parent, device_t self, void *aux)
582912cfa14Sjmcneill {
583912cfa14Sjmcneill struct meson_pinctrl_softc * const sc = device_private(self);
584912cfa14Sjmcneill struct fdt_attach_args * const faa = aux;
585912cfa14Sjmcneill
586912cfa14Sjmcneill sc->sc_dev = self;
587912cfa14Sjmcneill sc->sc_phandle = faa->faa_phandle;
588912cfa14Sjmcneill sc->sc_bst = faa->faa_bst;
5896e54367aSthorpej sc->sc_conf = of_compatible_lookup(sc->sc_phandle, compat_data)->data;
590912cfa14Sjmcneill mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
591912cfa14Sjmcneill
592912cfa14Sjmcneill if (meson_pinctrl_initres(sc) != 0)
593912cfa14Sjmcneill return;
594912cfa14Sjmcneill
595912cfa14Sjmcneill aprint_naive("\n");
596912cfa14Sjmcneill aprint_normal(": %s\n", sc->sc_conf->name);
597912cfa14Sjmcneill
598912cfa14Sjmcneill meson_pinctrl_initgpio(sc);
599912cfa14Sjmcneill }
600912cfa14Sjmcneill
601912cfa14Sjmcneill CFATTACH_DECL_NEW(meson_pinctrl, sizeof(struct meson_pinctrl_softc),
602912cfa14Sjmcneill meson_pinctrl_match, meson_pinctrl_attach, NULL, NULL);
603