xref: /netbsd-src/sys/arch/amiga/dev/efa.c (revision 23e63c4b5cecc703250c97faac1ad970f4954821)
1*23e63c4bSthorpej /*	$NetBSD: efa.c,v 1.17 2023/12/20 00:40:42 thorpej Exp $ */
225abb178Srkujawa 
325abb178Srkujawa /*-
425abb178Srkujawa  * Copyright (c) 2011 The NetBSD Foundation, Inc.
525abb178Srkujawa  * All rights reserved.
625abb178Srkujawa  *
725abb178Srkujawa  * This code is derived from software contributed to The NetBSD Foundation
825abb178Srkujawa  * by Radoslaw Kujawa.
925abb178Srkujawa  *
1025abb178Srkujawa  * Redistribution and use in source and binary forms, with or without
1125abb178Srkujawa  * modification, are permitted provided that the following conditions
1225abb178Srkujawa  * are met:
1325abb178Srkujawa  * 1. Redistributions of source code must retain the above copyright
1425abb178Srkujawa  *    notice, this list of conditions and the following disclaimer.
1525abb178Srkujawa  * 2. Redistributions in binary form must reproduce the above copyright
1625abb178Srkujawa  *    notice, this list of conditions and the following disclaimer in the
1725abb178Srkujawa  *    documentation and/or other materials provided with the distribution.
1825abb178Srkujawa  *
1925abb178Srkujawa  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
2025abb178Srkujawa  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
2125abb178Srkujawa  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
2225abb178Srkujawa  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
2325abb178Srkujawa  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2425abb178Srkujawa  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2525abb178Srkujawa  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2625abb178Srkujawa  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2725abb178Srkujawa  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2825abb178Srkujawa  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
2925abb178Srkujawa  * POSSIBILITY OF SUCH DAMAGE.
3025abb178Srkujawa  */
3125abb178Srkujawa 
3225abb178Srkujawa /*
3325abb178Srkujawa  * Driver for FastATA 1200 EIDE controller, manufactured by ELBOX Computer.
3425abb178Srkujawa  *
3525abb178Srkujawa  * Gayle-related stuff inspired by wdc_amiga.c written by Michael L. Hitch
3625abb178Srkujawa  * and Aymeric Vincent.
3725abb178Srkujawa  */
3825abb178Srkujawa 
3925abb178Srkujawa #include <sys/cdefs.h>
4025abb178Srkujawa 
4125abb178Srkujawa #include <sys/types.h>
4225abb178Srkujawa #include <sys/param.h>
4325abb178Srkujawa #include <sys/systm.h>
4425abb178Srkujawa #include <sys/device.h>
4525abb178Srkujawa #include <sys/bus.h>
4625abb178Srkujawa #include <sys/proc.h>
4725abb178Srkujawa #include <sys/kernel.h>
4825abb178Srkujawa #include <sys/kthread.h>
4925abb178Srkujawa 
5025abb178Srkujawa #include <machine/cpu.h>
5125abb178Srkujawa #include <machine/intr.h>
5225abb178Srkujawa #include <sys/bswap.h>
5325abb178Srkujawa 
5425abb178Srkujawa #include <amiga/amiga/cia.h>
5525abb178Srkujawa #include <amiga/amiga/custom.h>
5625abb178Srkujawa #include <amiga/amiga/device.h>
5725abb178Srkujawa #include <amiga/amiga/gayle.h>
5825abb178Srkujawa #include <amiga/dev/zbusvar.h>
5925abb178Srkujawa 
6025abb178Srkujawa #include <dev/ata/atavar.h>
6125abb178Srkujawa #include <dev/ic/wdcvar.h>
6225abb178Srkujawa 
6325abb178Srkujawa #include <amiga/dev/efareg.h>
6425abb178Srkujawa #include <amiga/dev/efavar.h>
6525abb178Srkujawa 
669f8ca4f4Srkujawa #define EFA_32BIT_IO 1
6725abb178Srkujawa /* #define EFA_NO_INTR 1 */
6825abb178Srkujawa /* #define EFA_DEBUG 1 */
6925abb178Srkujawa 
7025abb178Srkujawa int		efa_probe(device_t, cfdata_t, void *);
7125abb178Srkujawa void		efa_attach(device_t, device_t, void *);
7225abb178Srkujawa int		efa_intr(void *);
7325abb178Srkujawa int		efa_intr_soft(void *arg);
7425abb178Srkujawa static void	efa_set_opts(struct efa_softc *sc);
7525abb178Srkujawa static bool	efa_mapbase(struct efa_softc *sc);
7625abb178Srkujawa static bool	efa_mapreg_gayle(struct efa_softc *sc);
7725abb178Srkujawa static bool	efa_mapreg_native(struct efa_softc *sc);
7825abb178Srkujawa static void	efa_fata_subregion_pio0(struct wdc_regs *wdr_fata);
7925abb178Srkujawa static void	efa_fata_subregion_pion(struct wdc_regs *wdr_fata, bool data32);
8025abb178Srkujawa static void	efa_setup_channel(struct ata_channel *chp);
8125abb178Srkujawa static void	efa_attach_channel(struct efa_softc *sc, int i);
8225abb178Srkujawa static void	efa_select_regset(struct efa_softc *sc, int chnum,
8325abb178Srkujawa 		    uint8_t piomode);
8425abb178Srkujawa static void	efa_poll_kthread(void *arg);
859d89628aSrkujawa static bool	efa_compare_status(void);
8625abb178Srkujawa #ifdef EFA_DEBUG
8725abb178Srkujawa static void	efa_debug_print_regmapping(struct wdc_regs *wdr_fata);
8825abb178Srkujawa #endif /* EFA_DEBUG */
8925abb178Srkujawa 
9025abb178Srkujawa CFATTACH_DECL_NEW(efa, sizeof(struct efa_softc),
9125abb178Srkujawa     efa_probe, efa_attach, NULL, NULL);
9225abb178Srkujawa 
9325abb178Srkujawa #define PIO_NSUPP		0xFFFFFFFF
9425abb178Srkujawa 
9525abb178Srkujawa static const bus_addr_t		pio_offsets[] =
9625abb178Srkujawa     { FATA1_PIO0_OFF, PIO_NSUPP, PIO_NSUPP, FATA1_PIO3_OFF, FATA1_PIO4_OFF,
9725abb178Srkujawa       FATA1_PIO5_OFF };
9825abb178Srkujawa static const unsigned int	wdr_offsets_pio0[] =
9925abb178Srkujawa     { FATA1_PIO0_OFF_DATA, FATA1_PIO0_OFF_ERROR, FATA1_PIO0_OFF_SECCNT,
10025abb178Srkujawa       FATA1_PIO0_OFF_SECTOR, FATA1_PIO0_OFF_CYL_LO, FATA1_PIO0_OFF_CYL_HI,
10125abb178Srkujawa       FATA1_PIO0_OFF_SDH, FATA1_PIO0_OFF_COMMAND };
10225abb178Srkujawa static const unsigned int	wdr_offsets_pion[] =
10325abb178Srkujawa     { FATA1_PION_OFF_DATA, FATA1_PION_OFF_ERROR, FATA1_PION_OFF_SECCNT,
10425abb178Srkujawa       FATA1_PION_OFF_SECTOR, FATA1_PION_OFF_CYL_LO, FATA1_PION_OFF_CYL_HI,
10525abb178Srkujawa       FATA1_PION_OFF_SDH, FATA1_PION_OFF_COMMAND };
10625abb178Srkujawa 
10725abb178Srkujawa int
efa_probe(device_t parent,cfdata_t cfp,void * aux)10825abb178Srkujawa efa_probe(device_t parent, cfdata_t cfp, void *aux)
10925abb178Srkujawa {
110361194f4Srkujawa 	/*
111361194f4Srkujawa 	 * FastATA 1200 uses portions of Gayle IDE interface, and efa driver
11225abb178Srkujawa 	 * can't coexist with wdc_amiga. Match "wdc" on an A1200, because
113361194f4Srkujawa 	 * FastATA 1200 does not autoconfigure.
114361194f4Srkujawa 	 */
11525abb178Srkujawa 	if (!matchname(aux, "wdc") || !is_a1200())
11625abb178Srkujawa 		return(0);
11725abb178Srkujawa 
1189d89628aSrkujawa 	if (!efa_compare_status())
1199d89628aSrkujawa 		return(0);
1209d89628aSrkujawa 
1219d89628aSrkujawa #ifdef EFA_DEBUG
1229d89628aSrkujawa 	aprint_normal("efa_probe succeeded\n");
1239d89628aSrkujawa #endif /* EFA_DEBUG */
1249d89628aSrkujawa 
12525abb178Srkujawa 	return 100;
12625abb178Srkujawa }
12725abb178Srkujawa 
12825abb178Srkujawa void
efa_attach(device_t parent,device_t self,void * aux)12925abb178Srkujawa efa_attach(device_t parent, device_t self, void *aux)
13025abb178Srkujawa {
13125abb178Srkujawa 	int i;
13225abb178Srkujawa 	struct efa_softc *sc = device_private(self);
13325abb178Srkujawa 
13425abb178Srkujawa 	aprint_normal(": ELBOX FastATA 1200\n");
13525abb178Srkujawa 
13625abb178Srkujawa 	gayle_init();
13725abb178Srkujawa 
13825abb178Srkujawa 	efa_set_opts(sc);
13925abb178Srkujawa 
14025abb178Srkujawa 	if (!efa_mapbase(sc)) {
14125abb178Srkujawa 		aprint_error_dev(self, "couldn't map base addresses\n");
14225abb178Srkujawa 		return;
14325abb178Srkujawa 	}
14425abb178Srkujawa 	if (!efa_mapreg_gayle(sc)) {
14525abb178Srkujawa 		aprint_error_dev(self, "couldn't map Gayle registers\n");
14625abb178Srkujawa 		return;
14725abb178Srkujawa 	}
14825abb178Srkujawa 	if (!efa_mapreg_native(sc)) {
149c10545c3Sandvar 		aprint_error_dev(self, "couldn't map FastATA registers\n");
15025abb178Srkujawa 		return;
15125abb178Srkujawa 	}
15225abb178Srkujawa 
15325abb178Srkujawa 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 5;
15425abb178Srkujawa 	sc->sc_wdcdev.sc_atac.atac_nchannels = FATA1_CHANNELS;
15525abb178Srkujawa 	sc->sc_wdcdev.sc_atac.atac_set_modes = efa_setup_channel;
15625abb178Srkujawa 	sc->sc_wdcdev.sc_atac.atac_dev = self;
15725abb178Srkujawa 	sc->sc_wdcdev.sc_atac.atac_channels = sc->sc_chanlist;
1589f8ca4f4Srkujawa 	sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16;
1599edd4d81Sbouyer 	sc->sc_wdcdev.wdc_maxdrives = 2;
16025abb178Srkujawa 
16125abb178Srkujawa 	if (sc->sc_32bit_io)
1629f8ca4f4Srkujawa 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA32;
1639f8ca4f4Srkujawa 
16425abb178Srkujawa 	/*
16525abb178Srkujawa 	 * The following should work for polling mode, but it does not.
16625abb178Srkujawa 	 * if (sc->sc_no_intr)
16725abb178Srkujawa 	 *	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_NOIRQ;
16825abb178Srkujawa 	 */
16925abb178Srkujawa 
17025abb178Srkujawa 	wdc_allocate_regs(&sc->sc_wdcdev);
17125abb178Srkujawa 
172361194f4Srkujawa 	for (i = 0; i < FATA1_CHANNELS; i++)
17325abb178Srkujawa 		efa_attach_channel(sc, i);
17425abb178Srkujawa 
17525abb178Srkujawa 	if (sc->sc_no_intr) {
17625abb178Srkujawa 		sc->sc_fata_softintr = softint_establish(SOFTINT_BIO,
17725abb178Srkujawa 		    (void (*)(void *))efa_intr_soft, sc);
17825abb178Srkujawa 		if (sc->sc_fata_softintr == NULL) {
17925abb178Srkujawa 			aprint_error_dev(self, "couldn't create soft intr\n");
18025abb178Srkujawa 			return;
18125abb178Srkujawa 		}
18225abb178Srkujawa 		if (kthread_create(PRI_NONE, 0, NULL, efa_poll_kthread, sc,
18325abb178Srkujawa 		    NULL, "efa")) {
18425abb178Srkujawa 			aprint_error_dev(self, "couldn't create kthread\n");
18525abb178Srkujawa 			return;
18625abb178Srkujawa 		}
18725abb178Srkujawa 	} else {
18825abb178Srkujawa 		sc->sc_isr.isr_intr = efa_intr;
18925abb178Srkujawa 		sc->sc_isr.isr_arg = sc;
19025abb178Srkujawa 		sc->sc_isr.isr_ipl = 2;
19125abb178Srkujawa 		add_isr (&sc->sc_isr);
192d8300310Srkujawa 		gayle_intr_enable_set(GAYLE_INT_IDE);
19325abb178Srkujawa 	}
19425abb178Srkujawa 
19525abb178Srkujawa }
19625abb178Srkujawa 
19725abb178Srkujawa static void
efa_attach_channel(struct efa_softc * sc,int chnum)19825abb178Srkujawa efa_attach_channel(struct efa_softc *sc, int chnum)
19925abb178Srkujawa {
200bc473197Sphx #ifdef EFA_DEBUG
201bc473197Sphx 	device_t self;
202bc473197Sphx 
203bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
204bc473197Sphx #endif /* EFA_DEBUG */
205bc473197Sphx 
20625abb178Srkujawa 	sc->sc_chanlist[chnum] = &sc->sc_ports[chnum].chan;
20725abb178Srkujawa 
20825abb178Srkujawa 	sc->sc_ports[chnum].chan.ch_channel = chnum;
20925abb178Srkujawa 	sc->sc_ports[chnum].chan.ch_atac = &sc->sc_wdcdev.sc_atac;
21025abb178Srkujawa 
21125abb178Srkujawa 	if (!sc->sc_32bit_io)
21225abb178Srkujawa 		efa_select_regset(sc, chnum, 0); /* Start in PIO0. */
21325abb178Srkujawa 	else
21425abb178Srkujawa 		efa_select_regset(sc, chnum, 3);
21525abb178Srkujawa 
21626cf6855Sjdolecek 	wdc_init_shadow_regs(CHAN_TO_WDC_REGS(&sc->sc_ports[chnum].chan));
21725abb178Srkujawa 
21825abb178Srkujawa 	wdcattach(&sc->sc_ports[chnum].chan);
21925abb178Srkujawa 
22025abb178Srkujawa #ifdef EFA_DEBUG
221bc473197Sphx 	aprint_normal_dev(self, "done init for channel %d\n", chnum);
22225abb178Srkujawa #endif
22325abb178Srkujawa 
22425abb178Srkujawa }
22525abb178Srkujawa 
22625abb178Srkujawa /* TODO: convert to callout(9) */
22725abb178Srkujawa static void
efa_poll_kthread(void * arg)22825abb178Srkujawa efa_poll_kthread(void *arg)
22925abb178Srkujawa {
23025abb178Srkujawa 	struct efa_softc *sc = arg;
23125abb178Srkujawa 
23225abb178Srkujawa 	for (;;) {
23325abb178Srkujawa 		/* TODO: actually check if interrupt status register is set */
23425abb178Srkujawa 		softint_schedule(sc->sc_fata_softintr);
23525abb178Srkujawa 		/* TODO: convert to kpause */
23625abb178Srkujawa 		tsleep(arg, PWAIT, "efa_poll", hz);
23725abb178Srkujawa 	}
23825abb178Srkujawa }
23925abb178Srkujawa 
24025abb178Srkujawa static void
efa_set_opts(struct efa_softc * sc)24125abb178Srkujawa efa_set_opts(struct efa_softc *sc)
24225abb178Srkujawa {
243bc473197Sphx 	device_t self;
244bc473197Sphx 
245bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
246bc473197Sphx 
24725abb178Srkujawa #ifdef EFA_32BIT_IO
2489d89628aSrkujawa 	sc->sc_32bit_io = true;
24925abb178Srkujawa #else
25025abb178Srkujawa 	sc->sc_32bit_io = false;
25125abb178Srkujawa #endif /* EFA_32BIT_IO */
25225abb178Srkujawa 
25325abb178Srkujawa #ifdef EFA_NO_INTR
25425abb178Srkujawa 	sc->sc_no_intr = true;		/* XXX: not yet! */
25525abb178Srkujawa #else
25625abb178Srkujawa 	sc->sc_no_intr = false;
25725abb178Srkujawa #endif /* EFA_NO_INTR */
25825abb178Srkujawa 
25925abb178Srkujawa 	if (sc->sc_no_intr)
260bc473197Sphx 		aprint_verbose_dev(self, "hardware interrupt disabled\n");
26125abb178Srkujawa 
26225abb178Srkujawa 	if (sc->sc_32bit_io)
263bc473197Sphx 		aprint_verbose_dev(self, "32-bit I/O enabled\n");
26425abb178Srkujawa }
26525abb178Srkujawa 
26625abb178Srkujawa int
efa_intr_soft(void * arg)26725abb178Srkujawa efa_intr_soft(void *arg)
26825abb178Srkujawa {
26925abb178Srkujawa 	int ret = 0;
27025abb178Srkujawa 	struct efa_softc *sc = (struct efa_softc *)arg;
27125abb178Srkujawa 
27225abb178Srkujawa 	/* TODO: check which channel needs servicing */
27325abb178Srkujawa 	/*
27425abb178Srkujawa 	uint8_t fataintreq;
27525abb178Srkujawa 	fataintreq = bus_space_read_1(sc->sc_ports[0].wdr[piom].cmd_iot,
27625abb178Srkujawa 	sc->sc_ports[chnum].intst[piom], 0);
27725abb178Srkujawa 	*/
27825abb178Srkujawa 
27925abb178Srkujawa 	ret = wdcintr(&sc->sc_ports[0].chan);
28025abb178Srkujawa 	ret = wdcintr(&sc->sc_ports[1].chan);
28125abb178Srkujawa 
28225abb178Srkujawa 	return ret;
28325abb178Srkujawa }
28425abb178Srkujawa 
28525abb178Srkujawa int
efa_intr(void * arg)28625abb178Srkujawa efa_intr(void *arg)
28725abb178Srkujawa {
28825abb178Srkujawa 	struct efa_softc *sc = (struct efa_softc *)arg;
289361194f4Srkujawa 	int r1, r2, ret;
290d8300310Srkujawa 	uint8_t intreq;
29125abb178Srkujawa 
292d8300310Srkujawa 	intreq = gayle_intr_status();
293361194f4Srkujawa 	ret = 0;
29425abb178Srkujawa 
29525abb178Srkujawa 	if (intreq & GAYLE_INT_IDE) {
296d8300310Srkujawa 		gayle_intr_ack(0x7C | (intreq & 0x03));
29725abb178Srkujawa 		/* How to check which channel caused interrupt?
29825abb178Srkujawa 		 * Interrupt status register is not very useful here. */
29925abb178Srkujawa 		r1 = wdcintr(&sc->sc_ports[0].chan);
30025abb178Srkujawa 		r2 = wdcintr(&sc->sc_ports[1].chan);
30125abb178Srkujawa 		ret = r1 | r2;
30225abb178Srkujawa 	}
30325abb178Srkujawa 
30425abb178Srkujawa 	return ret;
30525abb178Srkujawa }
30625abb178Srkujawa 
30725abb178Srkujawa static bool
efa_mapbase(struct efa_softc * sc)30825abb178Srkujawa efa_mapbase(struct efa_softc *sc)
30925abb178Srkujawa {
31025abb178Srkujawa 	static struct bus_space_tag fata_cmd_iot;
31125abb178Srkujawa 	static struct bus_space_tag gayle_cmd_iot;
312bc473197Sphx 	int i, j;
313bc473197Sphx #ifdef EFA_DEBUG
314bc473197Sphx 	device_t self;
315bc473197Sphx 
316bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
317bc473197Sphx #endif /* EFA_DEBUG */
31825abb178Srkujawa 
31925abb178Srkujawa 	gayle_cmd_iot.base = (bus_addr_t) ztwomap(GAYLE_IDE_BASE + 2);
32025abb178Srkujawa 	gayle_cmd_iot.absm = &amiga_bus_stride_4swap;
32125abb178Srkujawa 	fata_cmd_iot.base = (bus_addr_t) ztwomap(FATA1_BASE);
32225abb178Srkujawa 	fata_cmd_iot.absm = &amiga_bus_stride_4swap;
32325abb178Srkujawa 
32425abb178Srkujawa #ifdef EFA_DEBUG
325bc473197Sphx 	aprint_normal_dev(self, "Gayle %x -> %x, FastATA %x -> %x\n",
32625abb178Srkujawa 	    GAYLE_IDE_BASE, gayle_cmd_iot.base, FATA1_BASE, fata_cmd_iot.base);
32725abb178Srkujawa #endif
32825abb178Srkujawa 
32925abb178Srkujawa 	if (!gayle_cmd_iot.base)
33025abb178Srkujawa 		return false;
33125abb178Srkujawa 	if (!fata_cmd_iot.base)
33225abb178Srkujawa 		return false;
33325abb178Srkujawa 
33425abb178Srkujawa 	sc->sc_gayle_wdc_regs.cmd_iot = &gayle_cmd_iot;
33525abb178Srkujawa 	sc->sc_gayle_wdc_regs.ctl_iot = &gayle_cmd_iot;
33625abb178Srkujawa 
33725abb178Srkujawa 	for (i = 0; i < FATA1_CHANNELS; i++) {
33825abb178Srkujawa 		for (j = 0; j < PIO_COUNT; j++) {
33925abb178Srkujawa 			sc->sc_ports[i].wdr[j].cmd_iot = &fata_cmd_iot;
3409f8ca4f4Srkujawa 			sc->sc_ports[i].wdr[j].data32iot = &fata_cmd_iot;
34125abb178Srkujawa 			sc->sc_ports[i].wdr[j].ctl_iot = &gayle_cmd_iot;
34225abb178Srkujawa 		}
34325abb178Srkujawa 	}
34425abb178Srkujawa 
34525abb178Srkujawa 	return true;
34625abb178Srkujawa }
34725abb178Srkujawa 
34825abb178Srkujawa 
34925abb178Srkujawa /* Gayle IDE register mapping, we need it anyway. */
35025abb178Srkujawa static bool
efa_mapreg_gayle(struct efa_softc * sc)35125abb178Srkujawa efa_mapreg_gayle(struct efa_softc *sc)
35225abb178Srkujawa {
35325abb178Srkujawa 	int i;
35425abb178Srkujawa 
35525abb178Srkujawa 	struct wdc_regs *wdr = &sc->sc_gayle_wdc_regs;
35625abb178Srkujawa 
35725abb178Srkujawa 	if (bus_space_map(wdr->cmd_iot, 0, 0x40, 0,
35825abb178Srkujawa 	    &wdr->cmd_baseioh)) {
35925abb178Srkujawa 		return false;
36025abb178Srkujawa 	}
36125abb178Srkujawa 
36225abb178Srkujawa 	for (i = 0; i < WDC_NREG; i++) {
36325abb178Srkujawa 		if (bus_space_subregion(wdr->cmd_iot,
36425abb178Srkujawa 		    wdr->cmd_baseioh, i, i == 0 ? 4 : 1,
36525abb178Srkujawa 		    &wdr->cmd_iohs[i]) != 0) {
36625abb178Srkujawa 
36725abb178Srkujawa 			bus_space_unmap(wdr->cmd_iot,
36825abb178Srkujawa 			    wdr->cmd_baseioh, 0x40);
36925abb178Srkujawa 			return false;
37025abb178Srkujawa 		}
37125abb178Srkujawa 	}
37225abb178Srkujawa 
37325abb178Srkujawa 	if (bus_space_subregion(wdr->cmd_iot,
37425abb178Srkujawa 	    wdr->cmd_baseioh, 0x406, 1, &wdr->ctl_ioh))
37525abb178Srkujawa 		return false;
37625abb178Srkujawa 
37725abb178Srkujawa 	return true;
37825abb178Srkujawa }
37925abb178Srkujawa 
38025abb178Srkujawa /* Native FastATA register mapping, suitable for PIO modes 0 to 5. */
38125abb178Srkujawa static bool
efa_mapreg_native(struct efa_softc * sc)382361194f4Srkujawa efa_mapreg_native(struct efa_softc *sc)
383361194f4Srkujawa {
38425abb178Srkujawa 	struct wdc_regs *wdr_gayle = &sc->sc_gayle_wdc_regs;
38525abb178Srkujawa 	struct wdc_regs *wdr_fata;
386bc473197Sphx 	int i,j;
387bc473197Sphx #ifdef EFA_DEBUG
388bc473197Sphx 	device_t self;
389bc473197Sphx 
390bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
391bc473197Sphx #endif /* EFA_DEBUG */
39225abb178Srkujawa 
39325abb178Srkujawa 	for (i = 0; i < FATA1_CHANNELS; i++) {
39425abb178Srkujawa 
39525abb178Srkujawa 		for (j = 0; j < PIO_COUNT; j++) {
39625abb178Srkujawa 
39725abb178Srkujawa 			wdr_fata = &sc->sc_ports[i].wdr[j];
39825abb178Srkujawa 			sc->sc_ports[i].mode_ok[j] = false;
39925abb178Srkujawa 
40025abb178Srkujawa 			if (pio_offsets[j] == PIO_NSUPP) {
40125abb178Srkujawa #ifdef EFA_DEBUG
402bc473197Sphx 				aprint_normal_dev(self,
40325abb178Srkujawa 				    "Skipping mapping for PIO mode %x\n", j);
40425abb178Srkujawa #endif
40525abb178Srkujawa 				continue;
40625abb178Srkujawa 			}
40725abb178Srkujawa 
40825abb178Srkujawa 			if (bus_space_map(wdr_fata->cmd_iot,
40925abb178Srkujawa 			    pio_offsets[j] + FATA1_CHAN_SIZE * i,
41025abb178Srkujawa 			    FATA1_CHAN_SIZE, 0, &wdr_fata->cmd_baseioh)) {
41125abb178Srkujawa 			    return false;
41225abb178Srkujawa 			}
41325abb178Srkujawa #ifdef EFA_DEBUG
414bc473197Sphx 			aprint_normal_dev(self,
41525abb178Srkujawa 			    "Chan %x PIO mode %x mapped %x -> %x\n",
41625abb178Srkujawa 			    i, j, (bus_addr_t) kvtop((void*)
41725abb178Srkujawa 			    wdr_fata->cmd_baseioh), (unsigned int)
41825abb178Srkujawa 			    wdr_fata->cmd_baseioh);
41925abb178Srkujawa #endif
42025abb178Srkujawa 
42125abb178Srkujawa 			sc->sc_ports[i].mode_ok[j] = true;
42225abb178Srkujawa 
42325abb178Srkujawa 			if (j == 0)
42425abb178Srkujawa 				efa_fata_subregion_pio0(wdr_fata);
42525abb178Srkujawa 			else {
42625abb178Srkujawa 				if (sc->sc_32bit_io)
42725abb178Srkujawa 					efa_fata_subregion_pion(wdr_fata,
42825abb178Srkujawa 					    true);
42925abb178Srkujawa 				else
43025abb178Srkujawa 					efa_fata_subregion_pion(wdr_fata,
43125abb178Srkujawa 					    false);
43225abb178Srkujawa 
43325abb178Srkujawa 				bus_space_subregion(wdr_fata->cmd_iot,
43425abb178Srkujawa 				    wdr_fata->cmd_baseioh, FATA1_PION_OFF_INTST,
43525abb178Srkujawa 				    1, &sc->sc_ports[i].intst[j]);
43625abb178Srkujawa 			}
43725abb178Srkujawa 
43825abb178Srkujawa 			/* No 32-bit register for PIO0 ... */
43925abb178Srkujawa 			if (j == 0 && sc->sc_32bit_io)
44025abb178Srkujawa 				sc->sc_ports[i].mode_ok[j] = false;
44125abb178Srkujawa 
44225abb178Srkujawa 			wdr_fata->ctl_ioh = wdr_gayle->ctl_ioh;
44325abb178Srkujawa 		};
44425abb178Srkujawa 	}
44525abb178Srkujawa 	return true;
44625abb178Srkujawa }
44725abb178Srkujawa 
44825abb178Srkujawa 
44925abb178Srkujawa static void
efa_fata_subregion_pio0(struct wdc_regs * wdr_fata)45025abb178Srkujawa efa_fata_subregion_pio0(struct wdc_regs *wdr_fata)
45125abb178Srkujawa {
452faff4b1aSrkujawa 	int i;
45325abb178Srkujawa 
454faff4b1aSrkujawa 	for (i = 0; i < WDC_NREG; i++)
455faff4b1aSrkujawa 		bus_space_subregion(wdr_fata->cmd_iot,
456faff4b1aSrkujawa 		    wdr_fata->cmd_baseioh, wdr_offsets_pio0[i],
457faff4b1aSrkujawa 		    i == 0 ? 4 : 1, &wdr_fata->cmd_iohs[i]);
45825abb178Srkujawa }
45925abb178Srkujawa 
46025abb178Srkujawa static void
efa_fata_subregion_pion(struct wdc_regs * wdr_fata,bool data32)46125abb178Srkujawa efa_fata_subregion_pion(struct wdc_regs *wdr_fata, bool data32)
46225abb178Srkujawa {
463faff4b1aSrkujawa 	int i;
464faff4b1aSrkujawa 
46525abb178Srkujawa 	if (data32)
46625abb178Srkujawa 		bus_space_subregion(wdr_fata->cmd_iot, wdr_fata->cmd_baseioh,
4679f8ca4f4Srkujawa 		    FATA1_PION_OFF_DATA32, 8, &wdr_fata->data32ioh);
4689f8ca4f4Srkujawa 
469faff4b1aSrkujawa 	for (i = 0; i < WDC_NREG; i++)
470faff4b1aSrkujawa 		bus_space_subregion(wdr_fata->cmd_iot,
471faff4b1aSrkujawa 		    wdr_fata->cmd_baseioh, wdr_offsets_pion[i],
472faff4b1aSrkujawa 		    i == 0 ? 4 : 1, &wdr_fata->cmd_iohs[i]);
47325abb178Srkujawa }
47425abb178Srkujawa 
47525abb178Srkujawa static void
efa_setup_channel(struct ata_channel * chp)47625abb178Srkujawa efa_setup_channel(struct ata_channel *chp)
47725abb178Srkujawa {
47825abb178Srkujawa 	int drive, chnum;
47925abb178Srkujawa 	uint8_t mode;
48025abb178Srkujawa 	struct atac_softc *atac;
48125abb178Srkujawa 	struct ata_drive_datas *drvp;
48225abb178Srkujawa 	struct efa_softc *sc;
48325abb178Srkujawa 	int ipl;
484bc473197Sphx #ifdef EFA_DEBUG
485bc473197Sphx 	device_t self;
486bc473197Sphx #endif /* EFA_DEBUG */
48725abb178Srkujawa 
48825abb178Srkujawa 	chnum = chp->ch_channel;
48925abb178Srkujawa 	atac = chp->ch_atac;
490bc473197Sphx 
49125abb178Srkujawa 	sc = device_private(atac->atac_dev);
49225abb178Srkujawa 
49325abb178Srkujawa 	mode = 5; /* start with fastest possible setting */
49425abb178Srkujawa 
49525abb178Srkujawa #ifdef EFA_DEBUG
496bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
497bc473197Sphx 	aprint_normal_dev(self, "efa_setup_channel for ch %d\n",
49825abb178Srkujawa 	    chnum);
49925abb178Srkujawa #endif /* EFA_DEBUG */
50025abb178Srkujawa 
50125abb178Srkujawa 	/* We might be in the middle of something... so raise IPL. */
50225abb178Srkujawa 	ipl = splvm();
50325abb178Srkujawa 
50425abb178Srkujawa 	for (drive = 0; drive < 2; drive++) {
50525abb178Srkujawa 		drvp = &chp->ch_drive[drive];
50625abb178Srkujawa 
5079edd4d81Sbouyer 		if (drvp->drive_type == ATA_DRIVET_NONE)
50825abb178Srkujawa 			continue; /* nothing to see here */
50925abb178Srkujawa 
5101289b240Srkujawa 		if (drvp->PIO_cap < mode)
51125abb178Srkujawa 			mode = drvp->PIO_cap;
51225abb178Srkujawa 
51325abb178Srkujawa 		/* TODO: check if sc_ports->mode_ok */
51425abb178Srkujawa 
51525abb178Srkujawa #ifdef EFA_DEBUG
516bc473197Sphx 		aprint_normal_dev(self, "drive %d supports %d\n",
51725abb178Srkujawa 		    drive, drvp->PIO_cap);
51825abb178Srkujawa #endif /* EFA_DEBUG */
51925abb178Srkujawa 
52025abb178Srkujawa 		drvp->PIO_mode = mode;
52125abb178Srkujawa 	}
52225abb178Srkujawa 
52325abb178Srkujawa 	/* Change FastATA register set. */
52425abb178Srkujawa 	efa_select_regset(sc, chnum, mode);
52525abb178Srkujawa 	/* re-init shadow regs */
52626cf6855Sjdolecek 	wdc_init_shadow_regs(CHAN_TO_WDC_REGS(&sc->sc_ports[chnum].chan));
52725abb178Srkujawa 
52825abb178Srkujawa 	splx(ipl);
52925abb178Srkujawa }
53025abb178Srkujawa 
53125abb178Srkujawa static void
efa_select_regset(struct efa_softc * sc,int chnum,uint8_t piomode)53225abb178Srkujawa efa_select_regset(struct efa_softc *sc, int chnum, uint8_t piomode)
53325abb178Srkujawa {
53425abb178Srkujawa 	struct wdc_softc *wdc;
535bc473197Sphx #ifdef EFA_DEBUG
536bc473197Sphx 	device_t self;
537bc473197Sphx 
538bc473197Sphx 	self = sc->sc_wdcdev.sc_atac.atac_dev;
539bc473197Sphx #endif /* EFA_DEBUG */
54025abb178Srkujawa 
54125abb178Srkujawa 	wdc = CHAN_TO_WDC(&sc->sc_ports[chnum].chan);
54225abb178Srkujawa 	wdc->regs[chnum] = sc->sc_ports[chnum].wdr[piomode];
54325abb178Srkujawa 
54425abb178Srkujawa #ifdef EFA_DEBUG
545bc473197Sphx 	aprint_normal_dev(self, "switched ch %d to PIO %d\n",
54625abb178Srkujawa 	    chnum, piomode);
54725abb178Srkujawa 
54825abb178Srkujawa 	efa_debug_print_regmapping(&wdc->regs[chnum]);
54925abb178Srkujawa #endif /* EFA_DEBUG */
55025abb178Srkujawa }
55125abb178Srkujawa 
55225abb178Srkujawa #ifdef EFA_DEBUG
55325abb178Srkujawa static void
efa_debug_print_regmapping(struct wdc_regs * wdr_fata)55425abb178Srkujawa efa_debug_print_regmapping(struct wdc_regs *wdr_fata)
55525abb178Srkujawa {
55625abb178Srkujawa 	int i;
55725abb178Srkujawa 	aprint_normal("base %x->%x",
55825abb178Srkujawa 	    (bus_addr_t) kvtop((void*) wdr_fata->cmd_baseioh),
55925abb178Srkujawa 	    (bus_addr_t) wdr_fata->cmd_baseioh);
56025abb178Srkujawa 	for (i = 0; i < WDC_NREG; i++) {
56125abb178Srkujawa 		aprint_normal("reg %x, %x->%x, ", i,
56225abb178Srkujawa 		    (bus_addr_t) kvtop((void*) wdr_fata->cmd_iohs[i]),
56325abb178Srkujawa 		    (bus_addr_t) wdr_fata->cmd_iohs[i]);
56425abb178Srkujawa 	}
56525abb178Srkujawa 	aprint_normal("\n");
56625abb178Srkujawa }
56725abb178Srkujawa #endif /* EFA_DEBUG */
56825abb178Srkujawa 
5699d89628aSrkujawa /* Compare the values of (status) command register in PIO0, PIO3 sets. */
5709d89628aSrkujawa static bool
efa_compare_status(void)5719d89628aSrkujawa efa_compare_status(void)
5729d89628aSrkujawa {
5739d89628aSrkujawa 	uint8_t cmd0, cmd3;
5749d89628aSrkujawa 	struct bus_space_tag fata_bst;
5759d89628aSrkujawa 	bus_space_tag_t fata_iot;
5769d89628aSrkujawa 	bus_space_handle_t cmd0_ioh, cmd3_ioh;
5779d89628aSrkujawa 	bool rv;
5789d89628aSrkujawa 
5799d89628aSrkujawa 	rv = false;
5809d89628aSrkujawa 
5819d89628aSrkujawa 	fata_bst.base = (bus_addr_t) ztwomap(FATA1_BASE);
5829d89628aSrkujawa 	fata_bst.absm = &amiga_bus_stride_4swap;
5839d89628aSrkujawa 
5849d89628aSrkujawa 	fata_iot = &fata_bst;
5859d89628aSrkujawa 
5869d89628aSrkujawa 	if (bus_space_map(fata_iot, pio_offsets[0], FATA1_CHAN_SIZE, 0,
5879d89628aSrkujawa 	    &cmd0_ioh))
5889d89628aSrkujawa 		return false;
5899d89628aSrkujawa 	if (bus_space_map(fata_iot, pio_offsets[3], FATA1_CHAN_SIZE, 0,
5909d89628aSrkujawa 	    &cmd3_ioh))
5919d89628aSrkujawa 		return false;
5929d89628aSrkujawa 
5939d89628aSrkujawa #ifdef EFA_DEBUG
5949d89628aSrkujawa 	aprint_normal("probing for FastATA at %x, %x: ", (bus_addr_t) cmd0_ioh,
5959d89628aSrkujawa 	    (bus_addr_t) cmd3_ioh);
5969d89628aSrkujawa #endif /* EFA_DEBUG */
5979d89628aSrkujawa 
5989d89628aSrkujawa 	cmd0 = bus_space_read_1(fata_iot, cmd0_ioh, FATA1_PIO0_OFF_COMMAND);
5999d89628aSrkujawa 	cmd3 = bus_space_read_1(fata_iot, cmd3_ioh, FATA1_PION_OFF_COMMAND);
6009d89628aSrkujawa 
6019d89628aSrkujawa 	if (cmd0 == cmd3)
6029d89628aSrkujawa 		rv = true;
6039d89628aSrkujawa 
6049d89628aSrkujawa 	if ( (cmd0 == 0xFF) || (cmd0 == 0x00) ) {
6059d89628aSrkujawa 		/* Assume there's nothing there... */
6069d89628aSrkujawa 		rv = false;
6079d89628aSrkujawa 	}
6089d89628aSrkujawa 
6099d89628aSrkujawa #ifdef EFA_DEBUG
6109d89628aSrkujawa 	aprint_normal("cmd0 %x, cmd3 %x\n", cmd0, cmd3);
6119d89628aSrkujawa #endif /* EFA_DEBUG */
6129d89628aSrkujawa 
6139d89628aSrkujawa 	bus_space_unmap(fata_iot, pio_offsets[0], FATA1_CHAN_SIZE);
6149d89628aSrkujawa 	bus_space_unmap(fata_iot, pio_offsets[3], FATA1_CHAN_SIZE);
6159d89628aSrkujawa 
6169d89628aSrkujawa 	return rv;
6179d89628aSrkujawa }
6189d89628aSrkujawa 
619