1*7d4a1addSreinoud /* $NetBSD: sfasreg.h,v 1.1 2001/10/05 22:27:59 reinoud Exp $ */ 2*7d4a1addSreinoud 3*7d4a1addSreinoud /* 4*7d4a1addSreinoud * Copyright (c) 1995 Daniel Widenfalk 5*7d4a1addSreinoud * 6*7d4a1addSreinoud * Redistribution and use in source and binary forms, with or without 7*7d4a1addSreinoud * modification, are permitted provided that the following conditions 8*7d4a1addSreinoud * are met: 9*7d4a1addSreinoud * 1. Redistributions of source code must retain the above copyright 10*7d4a1addSreinoud * notice, this list of conditions and the following disclaimer. 11*7d4a1addSreinoud * 2. Redistributions in binary form must reproduce the above copyright 12*7d4a1addSreinoud * notice, this list of conditions and the following disclaimer in the 13*7d4a1addSreinoud * documentation and/or other materials provided with the distribution. 14*7d4a1addSreinoud * 3. All advertising materials mentioning features or use of this software 15*7d4a1addSreinoud * must display the following acknowledgement: 16*7d4a1addSreinoud * This product includes software developed by Daniel Widenfalk 17*7d4a1addSreinoud * for the NetBSD Project. 18*7d4a1addSreinoud * 4. The name of the author may not be used to endorse or promote products 19*7d4a1addSreinoud * derived from this software without specific prior written permission 20*7d4a1addSreinoud * 21*7d4a1addSreinoud * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 22*7d4a1addSreinoud * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 23*7d4a1addSreinoud * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 24*7d4a1addSreinoud * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 25*7d4a1addSreinoud * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 26*7d4a1addSreinoud * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 27*7d4a1addSreinoud * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 28*7d4a1addSreinoud * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 29*7d4a1addSreinoud * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 30*7d4a1addSreinoud * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 31*7d4a1addSreinoud */ 32*7d4a1addSreinoud 33*7d4a1addSreinoud #ifndef _SFASREG_H_ 34*7d4a1addSreinoud #define _SFASREG_H_ 35*7d4a1addSreinoud 36*7d4a1addSreinoud /* 37*7d4a1addSreinoud * Emulex FAS216 SCSI interface hardware description. 38*7d4a1addSreinoud */ 39*7d4a1addSreinoud 40*7d4a1addSreinoud typedef volatile unsigned char vu_char; 41*7d4a1addSreinoud 42*7d4a1addSreinoud typedef struct { 43*7d4a1addSreinoud vu_char *sfas_tc_low; /* rw: Transfer count low */ 44*7d4a1addSreinoud vu_char *sfas_tc_mid; /* rw: Transfer count mid */ 45*7d4a1addSreinoud vu_char *sfas_fifo; /* rw: Data FIFO */ 46*7d4a1addSreinoud vu_char *sfas_command; /* rw: Chip command reg */ 47*7d4a1addSreinoud vu_char *sfas_dest_id; /* w: (Re)select bus ID */ 48*7d4a1addSreinoud #define sfas_status sfas_dest_id /* r: Status */ 49*7d4a1addSreinoud vu_char *sfas_timeout; /* w: (Re)select timeout */ 50*7d4a1addSreinoud #define sfas_interrupt sfas_timeout /* r: Interrupt */ 51*7d4a1addSreinoud vu_char *sfas_syncper; /* w: Synch. transfer period */ 52*7d4a1addSreinoud #define sfas_seqstep sfas_syncper /* r: Sequence step */ 53*7d4a1addSreinoud vu_char *sfas_syncoff; /* w: Synch. transfer offset */ 54*7d4a1addSreinoud #define sfas_fifo_flags sfas_syncoff /* r: FIFO flags */ 55*7d4a1addSreinoud vu_char *sfas_config1; /* rw: Config register #1 */ 56*7d4a1addSreinoud vu_char *sfas_clkconv; /* w: Clock conv. factor */ 57*7d4a1addSreinoud vu_char *sfas_test; /* w: Test register */ 58*7d4a1addSreinoud vu_char *sfas_config2; /* rw: Config register #2 */ 59*7d4a1addSreinoud vu_char *sfas_config3; /* rw: Config register #3 */ 60*7d4a1addSreinoud vu_char *sfas_tc_high; /* rw: Transfer count high */ 61*7d4a1addSreinoud vu_char *sfas_fifo_bot; /* w: FIFO bottom register */ 62*7d4a1addSreinoud } sfas_regmap_t; 63*7d4a1addSreinoud typedef sfas_regmap_t *sfas_regmap_p; 64*7d4a1addSreinoud 65*7d4a1addSreinoud /* Commands for the FAS216 */ 66*7d4a1addSreinoud #define SFAS_CMD_DMA 0x80 67*7d4a1addSreinoud 68*7d4a1addSreinoud #define SFAS_CMD_SEL_NO_ATN 0x41 69*7d4a1addSreinoud #define SFAS_CMD_SEL_ATN 0x42 70*7d4a1addSreinoud #define SFAS_CMD_SEL_ATN3 0x46 71*7d4a1addSreinoud #define SFAS_CMD_SEL_ATN_STOP 0x43 72*7d4a1addSreinoud 73*7d4a1addSreinoud #define SFAS_CMD_ENABLE_RESEL 0x44 74*7d4a1addSreinoud #define SFAS_CMD_DISABLE_RESEL 0x45 75*7d4a1addSreinoud 76*7d4a1addSreinoud #define SFAS_CMD_TRANSFER_INFO 0x10 77*7d4a1addSreinoud #define SFAS_CMD_TRANSFER_PAD 0x98 78*7d4a1addSreinoud 79*7d4a1addSreinoud #define SFAS_CMD_COMMAND_COMPLETE 0x11 80*7d4a1addSreinoud #define SFAS_CMD_MESSAGE_ACCEPTED 0x12 81*7d4a1addSreinoud 82*7d4a1addSreinoud #define SFAS_CMD_SET_ATN 0x1A 83*7d4a1addSreinoud #define SFAS_CMD_RESET_ATN 0x1B 84*7d4a1addSreinoud 85*7d4a1addSreinoud #define SFAS_CMD_NOP 0x00 86*7d4a1addSreinoud #define SFAS_CMD_FLUSH_FIFO 0x01 87*7d4a1addSreinoud #define SFAS_CMD_RESET_CHIP 0x02 88*7d4a1addSreinoud #define SFAS_CMD_RESET_SCSI_BUS 0x03 89*7d4a1addSreinoud 90*7d4a1addSreinoud #define SFAS_STAT_PHASE_MASK 0x07 91*7d4a1addSreinoud #define SFAS_STAT_PHASE_TRANS_CPLT 0x08 92*7d4a1addSreinoud #define SFAS_STAT_TRANSFER_COUNT_ZERO 0x10 93*7d4a1addSreinoud #define SFAS_STAT_PARITY_ERROR 0x20 94*7d4a1addSreinoud #define SFAS_STAT_GROSS_ERROR 0x40 95*7d4a1addSreinoud #define SFAS_STAT_INTERRUPT_PENDING 0x80 96*7d4a1addSreinoud 97*7d4a1addSreinoud #define SFAS_PHASE_DATA_OUT 0 98*7d4a1addSreinoud #define SFAS_PHASE_DATA_IN 1 99*7d4a1addSreinoud #define SFAS_PHASE_COMMAND 2 100*7d4a1addSreinoud #define SFAS_PHASE_STATUS 3 101*7d4a1addSreinoud #define SFAS_PHASE_MESSAGE_OUT 6 102*7d4a1addSreinoud #define SFAS_PHASE_MESSAGE_IN 7 103*7d4a1addSreinoud 104*7d4a1addSreinoud #define SFAS_DEST_ID_MASK 0x07 105*7d4a1addSreinoud 106*7d4a1addSreinoud #define SFAS_INT_SELECTED 0x01 107*7d4a1addSreinoud #define SFAS_INT_SELECTED_WITH_ATN 0x02 108*7d4a1addSreinoud #define SFAS_INT_RESELECTED 0x04 109*7d4a1addSreinoud #define SFAS_INT_FUNCTION_COMPLETE 0x08 110*7d4a1addSreinoud #define SFAS_INT_BUS_SERVICE 0x10 111*7d4a1addSreinoud #define SFAS_INT_DISCONNECT 0x20 112*7d4a1addSreinoud #define SFAS_INT_ILLEGAL_COMMAND 0x40 113*7d4a1addSreinoud #define SFAS_INT_SCSI_RESET_DETECTED 0x80 114*7d4a1addSreinoud 115*7d4a1addSreinoud #define SFAS_SYNCHRON_PERIOD_MASK 0x1F 116*7d4a1addSreinoud 117*7d4a1addSreinoud #define SFAS_FIFO_COUNT_MASK 0x1F 118*7d4a1addSreinoud #define SFAS_FIFO_SEQUENCE_STEP_MASK 0xE0 119*7d4a1addSreinoud #define SFAS_FIFO_SEQUENCE_SHIFT 5 120*7d4a1addSreinoud 121*7d4a1addSreinoud #define SFAS_SYNCHRON_OFFSET_MASK 0x0F 122*7d4a1addSreinoud #define SFAS_SYNC_ASSERT_MASK 0x30 123*7d4a1addSreinoud #define SFAS_SYNC_ASSERT_SHIFT 4 124*7d4a1addSreinoud #define SFAS_SYNC_DEASSERT_MASK 0x30 125*7d4a1addSreinoud #define SFAS_SYNC_DEASSERT_SHIFT 6 126*7d4a1addSreinoud 127*7d4a1addSreinoud #define SFAS_CFG1_BUS_ID_MASK 0x07 128*7d4a1addSreinoud #define SFAS_CFG1_CHIP_TEST_MODE 0x08 129*7d4a1addSreinoud #define SFAS_CFG1_SCSI_PARITY_ENABLE 0x10 130*7d4a1addSreinoud #define SFAS_CFG1_PARITY_TEST_MODE 0x20 131*7d4a1addSreinoud #define SFAS_CFG1_SCSI_RES_INT_DIS 0x40 132*7d4a1addSreinoud #define SFAS_CFG1_SLOW_CABLE_MODE 0x80 133*7d4a1addSreinoud 134*7d4a1addSreinoud #define SFAS_CLOCK_CONVERSION_MASK 0x07 135*7d4a1addSreinoud 136*7d4a1addSreinoud #define SFAS_TEST_TARGET_TEST_MODE 0x01 137*7d4a1addSreinoud #define SFAS_TEST_INITIATOR_TEST_MODE 0x02 138*7d4a1addSreinoud #define SFAS_TEST_TRISTATE_TEST_MODE 0x04 139*7d4a1addSreinoud 140*7d4a1addSreinoud #define SFAS_CFG2_DMA_PARITY_ENABLE 0x01 141*7d4a1addSreinoud #define SFAS_CFG2_REG_PARITY_ENABLE 0x02 142*7d4a1addSreinoud #define SFAS_CFG2_TARG_BAD_PARITY_ABORT 0x04 143*7d4a1addSreinoud #define SFAS_CFG2_SCSI_2_MODE 0x08 144*7d4a1addSreinoud #define SFAS_CFG2_TRISTATE_DMA_REQ 0x10 145*7d4a1addSreinoud #define SFAS_CFG2_BYTE_CONTROL_MODE 0x20 146*7d4a1addSreinoud #define SFAS_CFG2_FEATURES_ENABLE 0x40 147*7d4a1addSreinoud #define SFAS_CFG2_RESERVE_FIFO_BYTE 0x80 148*7d4a1addSreinoud 149*7d4a1addSreinoud #define SFAS_CFG3_THRESHOLD_8_MODE 0x01 150*7d4a1addSreinoud #define SFAS_CFG3_ALTERNATE_DMA_MODE 0x02 151*7d4a1addSreinoud #define SFAS_CFG3_SAVE_RESIDUAL_BYTE 0x04 152*7d4a1addSreinoud #define SFAS_CFG3_FASTCLK 0x08 153*7d4a1addSreinoud #define SFAS_CFG3_FASTSCSI 0x10 154*7d4a1addSreinoud #define SFAS_CFG3_CDB10 0x20 155*7d4a1addSreinoud #define SFAS_CFG3_QENB 0x40 156*7d4a1addSreinoud #define SFAS_CFG3_IDRESCHK 0x80 157*7d4a1addSreinoud 158*7d4a1addSreinoud #endif 159