116dce513Schristos; OpenRISC 1000 32-bit CPU hardware description. -*- Scheme -*- 2*012573ebSchristos; Copyright 2000-2019 Free Software Foundation, Inc. 316dce513Schristos; Contributed for OR32 by Johan Rydberg, jrydberg@opencores.org 416dce513Schristos; Modified by Julius Baxter, juliusbaxter@gmail.com 5*012573ebSchristos; Modified by Andrey Bacherov, avbacherov@opencores.org 616dce513Schristos; 716dce513Schristos; This program is free software; you can redistribute it and/or modify 816dce513Schristos; it under the terms of the GNU General Public License as published by 916dce513Schristos; the Free Software Foundation; either version 3 of the License, or 1016dce513Schristos; (at your option) any later version. 1116dce513Schristos; 1216dce513Schristos; This program is distributed in the hope that it will be useful, 1316dce513Schristos; but WITHOUT ANY WARRANTY; without even the implied warranty of 1416dce513Schristos; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1516dce513Schristos; GNU General Public License for more details. 1616dce513Schristos; 1716dce513Schristos; You should have received a copy of the GNU General Public License 1816dce513Schristos; along with this program; if not, see <http://www.gnu.org/licenses/> 1916dce513Schristos 2016dce513Schristos; Hardware pieces. 2116dce513Schristos; These entries list the elements of the raw hardware. 2216dce513Schristos; They're also used to provide tables and other elements of the assembly 2316dce513Schristos; language. 2416dce513Schristos 2516dce513Schristos(define-hardware 2616dce513Schristos (name h-pc) 2716dce513Schristos (comment "program counter") 2816dce513Schristos (attrs PC (MACH ORBIS-MACHS)) 2916dce513Schristos (type pc UWI) 30ede78133Schristos (get () (raw-reg h-pc)) 31ede78133Schristos (set (newval) (sequence () 32ede78133Schristos (set (reg h-sys-ppc) (raw-reg h-pc)) 33ede78133Schristos (set (raw-reg h-pc) newval) 34ede78133Schristos )) 3516dce513Schristos ) 3616dce513Schristos 3716dce513Schristos(define-pmacro REG-INDICES 3816dce513Schristos ((r0 0) 3916dce513Schristos (r1 1) 4016dce513Schristos (r2 2) 4116dce513Schristos (r3 3) 4216dce513Schristos (r4 4) 4316dce513Schristos (r5 5) 4416dce513Schristos (r6 6) 4516dce513Schristos (r7 7) 4616dce513Schristos (r8 8) 4716dce513Schristos (r9 9) 4816dce513Schristos (r10 10) 4916dce513Schristos (r11 11) 5016dce513Schristos (r12 12) 5116dce513Schristos (r13 13) 5216dce513Schristos (r14 14) 5316dce513Schristos (r15 15) 5416dce513Schristos (r16 16) 5516dce513Schristos (r17 17) 5616dce513Schristos (r18 18) 5716dce513Schristos (r19 19) 5816dce513Schristos (r20 20) 5916dce513Schristos (r21 21) 6016dce513Schristos (r22 22) 6116dce513Schristos (r23 23) 6216dce513Schristos (r24 24) 6316dce513Schristos (r25 25) 6416dce513Schristos (r26 26) 6516dce513Schristos (r27 27) 6616dce513Schristos (r28 28) 6716dce513Schristos (r29 29) 6816dce513Schristos (r30 30) 6916dce513Schristos (r31 31) 7016dce513Schristos (lr 9) 7116dce513Schristos (sp 1) 7216dce513Schristos (fp 2)) 7316dce513Schristos ) 7416dce513Schristos 75*012573ebSchristos; 76*012573ebSchristos; Hardware: [S]pecial [P]urpose [R]egisters 77*012573ebSchristos; 7816dce513Schristos(define-hardware 7916dce513Schristos (name h-spr) (comment "special purpose registers") 8016dce513Schristos (attrs VIRTUAL (MACH ORBIS-MACHS)) 8116dce513Schristos (type register UWI (#x20000)) 8216dce513Schristos (get (index) (c-call UWI "@cpu@_h_spr_get_raw" index)) 8316dce513Schristos (set (index newval) (c-call VOID "@cpu@_h_spr_set_raw" index newval)) 8416dce513Schristos) 8516dce513Schristos 8616dce513Schristos(define-pmacro spr-shift 11) 8716dce513Schristos(define-pmacro (spr-address spr-group spr-index) 8816dce513Schristos (or (sll UWI (enum UWI (.sym "SPR-GROUP-" spr-group)) spr-shift) 8916dce513Schristos (enum UWI (.sym "SPR-INDEX-" spr-group "-" spr-index)))) 9016dce513Schristos 91*012573ebSchristos; 92*012573ebSchristos; Hardware: [G]enepral [P]urpose [R]egisters 93*012573ebSchristos; 9416dce513Schristos(define-hardware 9516dce513Schristos (name h-gpr) (comment "general registers") 9616dce513Schristos (attrs (MACH ORBIS-MACHS)) 9716dce513Schristos (type register UWI (32)) 9816dce513Schristos (indices keyword "" REG-INDICES) 9916dce513Schristos (get (index) (reg UWI h-spr (add index (spr-address SYS GPR0)))) 10016dce513Schristos (set (index newval) (set UWI (reg UWI h-spr (add index (spr-address SYS GPR0))) newval)) 10116dce513Schristos ) 10216dce513Schristos 103*012573ebSchristos; 104*012573ebSchristos; Hardware: virtual registerts for FPU (single precision) 105*012573ebSchristos; mapped to GPRs 106*012573ebSchristos; 107*012573ebSchristos(define-hardware 108*012573ebSchristos (name h-fsr) 109*012573ebSchristos (comment "floating point registers (single, virtual)") 110*012573ebSchristos (attrs VIRTUAL (MACH ORFPX32-MACHS)) 111*012573ebSchristos (type register SF (32)) 112*012573ebSchristos (indices keyword "" REG-INDICES) 113*012573ebSchristos (get (index) (subword SF (trunc SI (reg h-gpr index)) 0)) 114*012573ebSchristos (set (index newval) (set UWI (reg h-gpr index) (zext UWI (subword SI newval 0)))) 115*012573ebSchristos ) 116*012573ebSchristos 117*012573ebSchristos; 118*012573ebSchristos; Register pairs are offset by 2 for registers r16 and above. This is to 119*012573ebSchristos; be able to allow registers to be call saved in GCC across function calls. 120*012573ebSchristos; 121*012573ebSchristos(define-pmacro (reg-pair-reg-lo index) 122*012573ebSchristos (and index (const #x1f)) 123*012573ebSchristos) 124*012573ebSchristos 125*012573ebSchristos(define-pmacro (reg-pair-reg-hi index) 126*012573ebSchristos (add (and index (const #x1f)) 127*012573ebSchristos (if (eq (sra index (const 5)) 128*012573ebSchristos (const 1)) 129*012573ebSchristos (const 2) 130*012573ebSchristos (const 1) 131*012573ebSchristos ) 132*012573ebSchristos ) 133*012573ebSchristos) 134*012573ebSchristos 135*012573ebSchristos; 136*012573ebSchristos; Hardware: vrtual registers for double precision floating point 137*012573ebSchristos; operands on 32-bit machines 138*012573ebSchristos; mapped to GPRs 139*012573ebSchristos; 140*012573ebSchristos(define-hardware 141*012573ebSchristos (name h-fd32r) 142*012573ebSchristos (comment "or32 floating point registers (double, virtual)") 143*012573ebSchristos (attrs VIRTUAL (MACH ORFPX64A32-MACHS)) 144*012573ebSchristos (type register DF (32)) 145*012573ebSchristos (get (index) (join DF SI 146*012573ebSchristos (reg h-gpr (reg-pair-reg-lo index)) 147*012573ebSchristos (reg h-gpr (reg-pair-reg-hi index)))) 148*012573ebSchristos (set (index newval) 149*012573ebSchristos (sequence () 150*012573ebSchristos (set (reg h-gpr (reg-pair-reg-lo index)) (subword SI newval 0)) 151*012573ebSchristos (set (reg h-gpr (reg-pair-reg-hi index)) 152*012573ebSchristos (subword SI newval 1)))) 153*012573ebSchristos) 154*012573ebSchristos 155*012573ebSchristos; 156*012573ebSchristos; Hardware: vrtual 64-bit integer registers for conversions 157*012573ebSchristos; float64 <-> int64 on 32-bit machines 158*012573ebSchristos; mapped to GPRs 159*012573ebSchristos; 160*012573ebSchristos(define-hardware 161*012573ebSchristos (name h-i64r) 162*012573ebSchristos (comment "or32 double word registers (int64, virtual)") 163*012573ebSchristos (attrs VIRTUAL (MACH ORFPX64A32-MACHS)) 164*012573ebSchristos (type register DI (32)) 165*012573ebSchristos (get (index) (join DI SI 166*012573ebSchristos (reg h-gpr (reg-pair-reg-lo index)) 167*012573ebSchristos (reg h-gpr (reg-pair-reg-hi index)))) 168*012573ebSchristos (set (index newval) 169*012573ebSchristos (sequence () 170*012573ebSchristos (set (reg h-gpr (reg-pair-reg-lo index)) (subword SI newval 0)) 171*012573ebSchristos (set (reg h-gpr (reg-pair-reg-hi index)) 172*012573ebSchristos (subword SI newval 1)))) 173*012573ebSchristos) 174*012573ebSchristos 175*012573ebSchristos 17616dce513Schristos(define-normal-enum 17716dce513Schristos except-number 17816dce513Schristos "Exception numbers" 17916dce513Schristos () 18016dce513Schristos EXCEPT- 18116dce513Schristos (("NONE" #x00) 18216dce513Schristos ("RESET" #x01) 18316dce513Schristos ("BUSERR" #x02) 18416dce513Schristos ("DPF" #x03) 18516dce513Schristos ("IPF" #x04) 18616dce513Schristos ("TICK" #x05) 18716dce513Schristos ("ALIGN" #x06) 18816dce513Schristos ("ILLEGAL" #x07) 18916dce513Schristos ("INT" #x08) 19016dce513Schristos ("DTLBMISS" #x09) 19116dce513Schristos ("ITLBMISS" #x0a) 19216dce513Schristos ("RANGE" #x0b) 19316dce513Schristos ("SYSCALL" #x0c) 19416dce513Schristos ("FPE" #x0d) 19516dce513Schristos ("TRAP" #x0e) 19616dce513Schristos ) 19716dce513Schristos ) 19816dce513Schristos 19916dce513Schristos(define-pmacro (raise-exception exnum) 20016dce513Schristos (c-call VOID "@cpu@_exception" pc exnum)) 20116dce513Schristos 20216dce513Schristos(define-normal-enum 20316dce513Schristos spr-groups 20416dce513Schristos "special purpose register groups" 20516dce513Schristos () 20616dce513Schristos SPR-GROUP- 20716dce513Schristos (("SYS" #x0) 20816dce513Schristos ("DMMU" #x1) 20916dce513Schristos ("IMMU" #x2) 21016dce513Schristos ("DCACHE" #x3) 21116dce513Schristos ("ICACHE" #x4) 21216dce513Schristos ("MAC" #x5) 21316dce513Schristos ("DEBUG" #x6) 21416dce513Schristos ("PERF" #x7) 21516dce513Schristos ("POWER" #x8) 21616dce513Schristos ("PIC" #x9) 21716dce513Schristos ("TICK" #xa) 21816dce513Schristos ("FPU" #xb) 21916dce513Schristos ) 22016dce513Schristos ) 22116dce513Schristos 22216dce513Schristos(define-pmacro (spr-reg-info) 22316dce513Schristos (.splice 22416dce513Schristos (SYS VR #x000 "version register") 22516dce513Schristos (SYS UPR #x001 "unit present register") 22616dce513Schristos (SYS CPUCFGR #x002 "cpu configuration register") 22716dce513Schristos (SYS DMMUCFGR #x003 "Data MMU configuration register") 22816dce513Schristos (SYS IMMUCFGR #x004 "Insn MMU configuration register") 22916dce513Schristos (SYS DCCFGR #x005 "Data cache configuration register") 23016dce513Schristos (SYS ICCFGR #x006 "Insn cache configuration register") 23116dce513Schristos (SYS DCFGR #x007 "Debug configuration register") 23216dce513Schristos (SYS PCCFGR #x008 "Performance counters configuration register") 23316dce513Schristos (SYS NPC #x010 "Next program counter") 234ede78133Schristos (SYS SR #x011 "Supervision Register") 23516dce513Schristos (SYS PPC #x012 "Previous program counter") 23616dce513Schristos (SYS FPCSR #x014 "Floating point control status register") 23716dce513Schristos (.unsplice 23816dce513Schristos (.map (.pmacro (n) (.splice SYS (.sym "EPCR" n) (.add n #x20) (.str "Exception PC register " n))) 23916dce513Schristos (.iota #x10))) 24016dce513Schristos (.unsplice 24116dce513Schristos (.map (.pmacro (n) (.splice SYS (.sym "EEAR" n) (.add n #x30) (.str "Exception effective address register " n))) 24216dce513Schristos (.iota #x10))) 24316dce513Schristos (.unsplice 24416dce513Schristos (.map (.pmacro (n) (.splice SYS (.sym "ESR" n) (.add n #x40) (.str "Exception supervision register " n))) 24516dce513Schristos (.iota #x10))) 24616dce513Schristos (.unsplice 24716dce513Schristos (.map (.pmacro (n) (.splice SYS (.sym "GPR" n) (.add n #x400) (.str "General purpose register " n))) 24816dce513Schristos (.iota #x200))) 24916dce513Schristos 25016dce513Schristos (MAC MACLO #x001 "Multiply and accumulate result (low)") 25116dce513Schristos (MAC MACHI #x002 "Multiply and accumulate result (high)") 25216dce513Schristos (TICK TTMR #x000 "Tick timer mode register") 25316dce513Schristos ) 25416dce513Schristos ) 25516dce513Schristos 25616dce513Schristos(define-normal-enum 25716dce513Schristos spr-reg-indices 258*012573ebSchristos "special purpose register indices" 25916dce513Schristos () 26016dce513Schristos SPR-INDEX- 26116dce513Schristos (.map (.pmacro (args) 26216dce513Schristos (.apply (.pmacro (group index n comment) 26316dce513Schristos ((.sym group "-" index) n)) 26416dce513Schristos args) 26516dce513Schristos ) 26616dce513Schristos (spr-reg-info) 26716dce513Schristos ) 26816dce513Schristos ) 26916dce513Schristos 27016dce513Schristos(define-pmacro (define-h-spr-reg spr-group spr-index n spr-comment) 27116dce513Schristos (define-hardware 27216dce513Schristos (name (.sym "h-" (.downcase spr-group) "-" (.downcase spr-index))) 27316dce513Schristos (comment spr-comment) 27416dce513Schristos (attrs VIRTUAL (MACH ORBIS-MACHS)) 27516dce513Schristos (type register UWI) 27616dce513Schristos (get () (reg UWI h-spr (spr-address spr-group spr-index))) 27716dce513Schristos (set (newval) (set (reg UWI h-spr (spr-address spr-group spr-index)) newval)) 27816dce513Schristos ) 27916dce513Schristos ) 28016dce513Schristos(.splice begin (.unsplice (.map (.pmacro (args) (.apply define-h-spr-reg args)) (spr-reg-info)))) 28116dce513Schristos 28216dce513Schristos(define-pmacro (spr-field-info) 28316dce513Schristos ((SYS VR REV 5 0 "revision field") 28416dce513Schristos (SYS VR CFG 23 16 "configuration template field") 28516dce513Schristos (SYS VR VER 31 24 "version field") 28616dce513Schristos (SYS UPR UP 0 0 "UPR present bit") 28716dce513Schristos (SYS UPR DCP 1 1 "data cache present bit") 28816dce513Schristos (SYS UPR ICP 2 2 "insn cache present bit") 28916dce513Schristos (SYS UPR DMP 3 3 "data MMU present bit") 29016dce513Schristos (SYS UPR MP 4 4 "MAC unit present bit") 29116dce513Schristos (SYS UPR IMP 5 5 "insn MMU present bit") 29216dce513Schristos (SYS UPR DUP 6 6 "debug unit present bit") 29316dce513Schristos (SYS UPR PCUP 7 7 "performance counters unit present bit") 29416dce513Schristos (SYS UPR PICP 8 8 "programmable interrupt controller present bit") 29516dce513Schristos (SYS UPR PMP 9 9 "power management present bit") 29616dce513Schristos (SYS UPR TTP 10 10 "tick timer present bit") 29716dce513Schristos (SYS UPR CUP 31 24 "custom units present field") 29816dce513Schristos (SYS CPUCFGR NSGR 3 0 "number of shadow GPR files field") 29916dce513Schristos (SYS CPUCFGR CGF 4 4 "custom GPR file bit") 30016dce513Schristos (SYS CPUCFGR OB32S 5 5 "ORBIS32 supported bit") 30116dce513Schristos (SYS CPUCFGR OB64S 6 6 "ORBIS64 supported bit") 30216dce513Schristos (SYS CPUCFGR OF32S 7 7 "ORFPX32 supported bit") 30316dce513Schristos (SYS CPUCFGR OF64S 8 8 "ORFPX64 supported bit") 30416dce513Schristos (SYS CPUCFGR OV64S 9 9 "ORVDX64 supported bit") 30516dce513Schristos (SYS CPUCFGR ND 10 10 "no transfer delay bit") 30616dce513Schristos (SYS SR SM 0 0 "supervisor mode bit") 30716dce513Schristos (SYS SR TEE 1 1 "tick timer exception enabled bit") 30816dce513Schristos (SYS SR IEE 2 2 "interrupt exception enabled bit") 30916dce513Schristos (SYS SR DCE 3 3 "data cache enabled bit") 31016dce513Schristos (SYS SR ICE 4 4 "insn cache enabled bit") 31116dce513Schristos (SYS SR DME 5 5 "data MMU enabled bit") 31216dce513Schristos (SYS SR IME 6 6 "insn MMU enabled bit") 31316dce513Schristos (SYS SR LEE 7 7 "little endian enabled bit") 31416dce513Schristos (SYS SR CE 8 8 "CID enable bit") 31516dce513Schristos (SYS SR F 9 9 "flag bit") 31616dce513Schristos (SYS SR CY 10 10 "carry bit") 31716dce513Schristos (SYS SR OV 11 11 "overflow bit") 31816dce513Schristos (SYS SR OVE 12 12 "overflow exception enabled bit") 31916dce513Schristos (SYS SR DSX 13 13 "delay slot exception bit") 32016dce513Schristos (SYS SR EPH 14 14 "exception prefix high bit") 32116dce513Schristos (SYS SR FO 15 15 "fixed one bit") 32216dce513Schristos (SYS SR SUMRA 16 16 "SPRs user mode read access bit") 32316dce513Schristos (SYS SR CID 31 28 "context ID field") 32416dce513Schristos (SYS FPCSR FPEE 0 0 "floating point exceptions enabled bit") 32516dce513Schristos (SYS FPCSR RM 2 1 "floating point rounding mode field") 32616dce513Schristos (SYS FPCSR OVF 3 3 "floating point overflow flag bit") 32716dce513Schristos (SYS FPCSR UNF 4 4 "floating point underflow bit") 32816dce513Schristos (SYS FPCSR SNF 5 5 "floating point SNAN flag bit") 32916dce513Schristos (SYS FPCSR QNF 6 6 "floating point QNAN flag bit") 33016dce513Schristos (SYS FPCSR ZF 7 7 "floating point zero flag bit") 33116dce513Schristos (SYS FPCSR IXF 8 8 "floating point inexact flag bit") 33216dce513Schristos (SYS FPCSR IVF 9 9 "floating point invalid flag bit") 33316dce513Schristos (SYS FPCSR INF 10 10 "floating point infinity flag bit") 33416dce513Schristos (SYS FPCSR DZF 11 11 "floating point divide by zero flag bit") 33516dce513Schristos ) 33616dce513Schristos ) 33716dce513Schristos 33816dce513Schristos(define-normal-enum 33916dce513Schristos spr-field-msbs 34016dce513Schristos "SPR field msb positions" 34116dce513Schristos () 34216dce513Schristos SPR-FIELD-MSB- 34316dce513Schristos (.map (.pmacro (args) 34416dce513Schristos (.apply (.pmacro (group index field msb lsb comment) 34516dce513Schristos ((.sym group "-" index "-" field) msb) 34616dce513Schristos ) 34716dce513Schristos args 34816dce513Schristos ) 34916dce513Schristos ) 35016dce513Schristos (spr-field-info) 35116dce513Schristos ) 35216dce513Schristos ) 35316dce513Schristos 35416dce513Schristos(define-normal-enum 35516dce513Schristos spr-field-lsbs 35616dce513Schristos "SPR field lsb positions" 35716dce513Schristos () 35816dce513Schristos SPR-FIELD-SIZE- 35916dce513Schristos (.map (.pmacro (args) 36016dce513Schristos (.apply (.pmacro (group index field msb lsb comment) 36116dce513Schristos ((.sym group "-" index "-" field) lsb) 36216dce513Schristos ) 36316dce513Schristos args 36416dce513Schristos ) 36516dce513Schristos ) 36616dce513Schristos (spr-field-info) 36716dce513Schristos ) 36816dce513Schristos ) 36916dce513Schristos 37016dce513Schristos(define-normal-enum 37116dce513Schristos spr-field-masks 37216dce513Schristos "SPR field masks" 37316dce513Schristos () 37416dce513Schristos SPR-FIELD-MASK- 37516dce513Schristos (.map (.pmacro (args) 37616dce513Schristos (.apply (.pmacro (group index field msb lsb comment) 37716dce513Schristos (.splice (.str group "-" index "-" field) (.sll (.inv (.sll (.inv 0) (.add (.sub msb lsb) 1))) lsb)) 37816dce513Schristos ) 37916dce513Schristos args 38016dce513Schristos ) 38116dce513Schristos ) 38216dce513Schristos (spr-field-info) 38316dce513Schristos ) 38416dce513Schristos ) 38516dce513Schristos 38616dce513Schristos(define-pmacro (define-h-spr-field spr-group spr-index spr-field spr-field-msb spr-field-lsb spr-field-comment) 38716dce513Schristos (.let ((spr-field-name (.sym "h-" (.downcase spr-group) "-" (.downcase spr-index) "-" (.downcase spr-field))) 38816dce513Schristos ) 38916dce513Schristos (begin 39016dce513Schristos (define-hardware 39116dce513Schristos (name spr-field-name) 39216dce513Schristos (comment spr-field-comment) 39316dce513Schristos (attrs VIRTUAL (MACH ORBIS-MACHS)) 39416dce513Schristos (type register UWI) 39516dce513Schristos (get () (c-call UWI "@cpu@_h_spr_field_get_raw" (spr-address spr-group spr-index) spr-field-msb spr-field-lsb)) 39616dce513Schristos (set (value) (c-call VOID "@cpu@_h_spr_field_set_raw" (spr-address spr-group spr-index) spr-field-msb spr-field-lsb value)) 39716dce513Schristos ) 39816dce513Schristos ) 39916dce513Schristos ) 40016dce513Schristos ) 40116dce513Schristos(.splice begin (.unsplice (.map (.pmacro (args) (.apply define-h-spr-field args)) (spr-field-info)))) 40216dce513Schristos 40316dce513Schristos(define-attr 40416dce513Schristos (type boolean) 40516dce513Schristos (for insn) 40616dce513Schristos (name DELAYED-CTI) 40716dce513Schristos (comment "delayed control transfer instruction") 40816dce513Schristos (values #f #t) 40916dce513Schristos (default #f) 41016dce513Schristos ) 41116dce513Schristos 41216dce513Schristos(define-attr 41316dce513Schristos (for insn) 41416dce513Schristos (type boolean) 41516dce513Schristos (name NOT-IN-DELAY-SLOT) 41616dce513Schristos (comment "instruction cannot be in delay slot") 41716dce513Schristos (values #f #t) 41816dce513Schristos (default #f) 41916dce513Schristos ) 42016dce513Schristos 42116dce513Schristos(define-attr 42216dce513Schristos (for insn) 42316dce513Schristos (type boolean) 42416dce513Schristos (name FORCED-CTI) 42516dce513Schristos (comment "instruction may forcefully transfer control (e.g., rfe)") 42616dce513Schristos ) 427