17330f729Sjoerg//===-- SparcRegisterInfo.td - Sparc Register defs ---------*- tablegen -*-===// 27330f729Sjoerg// 37330f729Sjoerg// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 47330f729Sjoerg// See https://llvm.org/LICENSE.txt for license information. 57330f729Sjoerg// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 67330f729Sjoerg// 77330f729Sjoerg//===----------------------------------------------------------------------===// 87330f729Sjoerg 97330f729Sjoerg//===----------------------------------------------------------------------===// 107330f729Sjoerg// Declarations that describe the Sparc register file 117330f729Sjoerg//===----------------------------------------------------------------------===// 127330f729Sjoerg 137330f729Sjoergclass SparcReg<bits<16> Enc, string n> : Register<n> { 147330f729Sjoerg let HWEncoding = Enc; 157330f729Sjoerg let Namespace = "SP"; 167330f729Sjoerg} 177330f729Sjoerg 187330f729Sjoergclass SparcCtrlReg<bits<16> Enc, string n>: Register<n> { 197330f729Sjoerg let HWEncoding = Enc; 207330f729Sjoerg let Namespace = "SP"; 217330f729Sjoerg} 227330f729Sjoerg 237330f729Sjoerglet Namespace = "SP" in { 247330f729Sjoergdef sub_even : SubRegIndex<32>; 257330f729Sjoergdef sub_odd : SubRegIndex<32, 32>; 267330f729Sjoergdef sub_even64 : SubRegIndex<64>; 277330f729Sjoergdef sub_odd64 : SubRegIndex<64, 64>; 287330f729Sjoerg} 297330f729Sjoerg 307330f729Sjoerg// Registers are identified with 5-bit ID numbers. 317330f729Sjoerg// Ri - 32-bit integer registers 327330f729Sjoergclass Ri<bits<16> Enc, string n> : SparcReg<Enc, n>; 337330f729Sjoerg 347330f729Sjoerg// Rdi - pairs of 32-bit integer registers 357330f729Sjoergclass Rdi<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> { 367330f729Sjoerg let SubRegs = subregs; 377330f729Sjoerg let SubRegIndices = [sub_even, sub_odd]; 387330f729Sjoerg let CoveredBySubRegs = 1; 397330f729Sjoerg} 407330f729Sjoerg// Rf - 32-bit floating-point registers 417330f729Sjoergclass Rf<bits<16> Enc, string n> : SparcReg<Enc, n>; 427330f729Sjoerg 437330f729Sjoerg// Rd - Slots in the FP register file for 64-bit floating-point values. 447330f729Sjoergclass Rd<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> { 457330f729Sjoerg let SubRegs = subregs; 467330f729Sjoerg let SubRegIndices = [sub_even, sub_odd]; 477330f729Sjoerg let CoveredBySubRegs = 1; 487330f729Sjoerg} 497330f729Sjoerg 507330f729Sjoerg// Rq - Slots in the FP register file for 128-bit floating-point values. 517330f729Sjoergclass Rq<bits<16> Enc, string n, list<Register> subregs> : SparcReg<Enc, n> { 527330f729Sjoerg let SubRegs = subregs; 537330f729Sjoerg let SubRegIndices = [sub_even64, sub_odd64]; 547330f729Sjoerg let CoveredBySubRegs = 1; 557330f729Sjoerg} 567330f729Sjoerg 577330f729Sjoerg// Control Registers 587330f729Sjoergdef ICC : SparcCtrlReg<0, "ICC">; // This represents icc and xcc in 64-bit code. 597330f729Sjoergforeach I = 0-3 in 607330f729Sjoerg def FCC#I : SparcCtrlReg<I, "FCC"#I>; 617330f729Sjoerg 627330f729Sjoergdef FSR : SparcCtrlReg<0, "FSR">; // Floating-point state register. 637330f729Sjoerg 647330f729Sjoergdef FQ : SparcCtrlReg<0, "FQ">; // Floating-point deferred-trap queue. 657330f729Sjoerg 667330f729Sjoergdef CPSR : SparcCtrlReg<0, "CPSR">; // Co-processor state register. 677330f729Sjoerg 687330f729Sjoergdef CPQ : SparcCtrlReg<0, "CPQ">; // Co-processor queue. 697330f729Sjoerg 707330f729Sjoerg// Y register 717330f729Sjoergdef Y : SparcCtrlReg<0, "Y">, DwarfRegNum<[64]>; 727330f729Sjoerg// Ancillary state registers (implementation defined) 737330f729Sjoergdef ASR1 : SparcCtrlReg<1, "ASR1">; 747330f729Sjoergdef ASR2 : SparcCtrlReg<2, "ASR2">; 757330f729Sjoergdef ASR3 : SparcCtrlReg<3, "ASR3">; 767330f729Sjoergdef ASR4 : SparcCtrlReg<4, "ASR4">; 777330f729Sjoergdef ASR5 : SparcCtrlReg<5, "ASR5">; 787330f729Sjoergdef ASR6 : SparcCtrlReg<6, "ASR6">; 797330f729Sjoergdef ASR7 : SparcCtrlReg<7, "ASR7">; 807330f729Sjoergdef ASR8 : SparcCtrlReg<8, "ASR8">; 817330f729Sjoergdef ASR9 : SparcCtrlReg<9, "ASR9">; 827330f729Sjoergdef ASR10 : SparcCtrlReg<10, "ASR10">; 837330f729Sjoergdef ASR11 : SparcCtrlReg<11, "ASR11">; 847330f729Sjoergdef ASR12 : SparcCtrlReg<12, "ASR12">; 857330f729Sjoergdef ASR13 : SparcCtrlReg<13, "ASR13">; 867330f729Sjoergdef ASR14 : SparcCtrlReg<14, "ASR14">; 877330f729Sjoergdef ASR15 : SparcCtrlReg<15, "ASR15">; 887330f729Sjoergdef ASR16 : SparcCtrlReg<16, "ASR16">; 897330f729Sjoergdef ASR17 : SparcCtrlReg<17, "ASR17">; 907330f729Sjoergdef ASR18 : SparcCtrlReg<18, "ASR18">; 917330f729Sjoergdef ASR19 : SparcCtrlReg<19, "ASR19">; 927330f729Sjoergdef ASR20 : SparcCtrlReg<20, "ASR20">; 937330f729Sjoergdef ASR21 : SparcCtrlReg<21, "ASR21">; 947330f729Sjoergdef ASR22 : SparcCtrlReg<22, "ASR22">; 957330f729Sjoergdef ASR23 : SparcCtrlReg<23, "ASR23">; 967330f729Sjoergdef ASR24 : SparcCtrlReg<24, "ASR24">; 977330f729Sjoergdef ASR25 : SparcCtrlReg<25, "ASR25">; 987330f729Sjoergdef ASR26 : SparcCtrlReg<26, "ASR26">; 997330f729Sjoergdef ASR27 : SparcCtrlReg<27, "ASR27">; 1007330f729Sjoergdef ASR28 : SparcCtrlReg<28, "ASR28">; 1017330f729Sjoergdef ASR29 : SparcCtrlReg<29, "ASR29">; 1027330f729Sjoergdef ASR30 : SparcCtrlReg<30, "ASR30">; 1037330f729Sjoergdef ASR31 : SparcCtrlReg<31, "ASR31">; 1047330f729Sjoerg 1057330f729Sjoerg// Note that PSR, WIM, and TBR don't exist on the SparcV9, only the V8. 1067330f729Sjoergdef PSR : SparcCtrlReg<0, "PSR">; 1077330f729Sjoergdef WIM : SparcCtrlReg<0, "WIM">; 1087330f729Sjoergdef TBR : SparcCtrlReg<0, "TBR">; 109*82d56013Sjoerg// PC on the other hand is only available for SparcV9. 110*82d56013Sjoergdef PC : SparcCtrlReg<5, "PC">; 1117330f729Sjoerg 1127330f729Sjoergdef TPC : SparcCtrlReg<0, "TPC">; 1137330f729Sjoergdef TNPC : SparcCtrlReg<1, "TNPC">; 1147330f729Sjoergdef TSTATE : SparcCtrlReg<2, "TSTATE">; 1157330f729Sjoergdef TT : SparcCtrlReg<3, "TT">; 1167330f729Sjoergdef TICK : SparcCtrlReg<4, "TICK">; 1177330f729Sjoergdef TBA : SparcCtrlReg<5, "TBA">; 1187330f729Sjoergdef PSTATE : SparcCtrlReg<6, "PSTATE">; 1197330f729Sjoergdef TL : SparcCtrlReg<7, "TL">; 1207330f729Sjoergdef PIL : SparcCtrlReg<8, "PIL">; 1217330f729Sjoergdef CWP : SparcCtrlReg<9, "CWP">; 1227330f729Sjoergdef CANSAVE : SparcCtrlReg<10, "CANSAVE">; 1237330f729Sjoergdef CANRESTORE : SparcCtrlReg<11, "CANRESTORE">; 1247330f729Sjoergdef CLEANWIN : SparcCtrlReg<12, "CLEANWIN">; 1257330f729Sjoergdef OTHERWIN : SparcCtrlReg<13, "OTHERWIN">; 1267330f729Sjoergdef WSTATE : SparcCtrlReg<14, "WSTATE">; 1277330f729Sjoerg 1287330f729Sjoerg// Integer registers 1297330f729Sjoergdef G0 : Ri< 0, "G0">, DwarfRegNum<[0]>; 1307330f729Sjoergdef G1 : Ri< 1, "G1">, DwarfRegNum<[1]>; 1317330f729Sjoergdef G2 : Ri< 2, "G2">, DwarfRegNum<[2]>; 1327330f729Sjoergdef G3 : Ri< 3, "G3">, DwarfRegNum<[3]>; 1337330f729Sjoergdef G4 : Ri< 4, "G4">, DwarfRegNum<[4]>; 1347330f729Sjoergdef G5 : Ri< 5, "G5">, DwarfRegNum<[5]>; 1357330f729Sjoergdef G6 : Ri< 6, "G6">, DwarfRegNum<[6]>; 1367330f729Sjoergdef G7 : Ri< 7, "G7">, DwarfRegNum<[7]>; 1377330f729Sjoergdef O0 : Ri< 8, "O0">, DwarfRegNum<[8]>; 1387330f729Sjoergdef O1 : Ri< 9, "O1">, DwarfRegNum<[9]>; 1397330f729Sjoergdef O2 : Ri<10, "O2">, DwarfRegNum<[10]>; 1407330f729Sjoergdef O3 : Ri<11, "O3">, DwarfRegNum<[11]>; 1417330f729Sjoergdef O4 : Ri<12, "O4">, DwarfRegNum<[12]>; 1427330f729Sjoergdef O5 : Ri<13, "O5">, DwarfRegNum<[13]>; 1437330f729Sjoergdef O6 : Ri<14, "SP">, DwarfRegNum<[14]>; 1447330f729Sjoergdef O7 : Ri<15, "O7">, DwarfRegNum<[15]>; 1457330f729Sjoergdef L0 : Ri<16, "L0">, DwarfRegNum<[16]>; 1467330f729Sjoergdef L1 : Ri<17, "L1">, DwarfRegNum<[17]>; 1477330f729Sjoergdef L2 : Ri<18, "L2">, DwarfRegNum<[18]>; 1487330f729Sjoergdef L3 : Ri<19, "L3">, DwarfRegNum<[19]>; 1497330f729Sjoergdef L4 : Ri<20, "L4">, DwarfRegNum<[20]>; 1507330f729Sjoergdef L5 : Ri<21, "L5">, DwarfRegNum<[21]>; 1517330f729Sjoergdef L6 : Ri<22, "L6">, DwarfRegNum<[22]>; 1527330f729Sjoergdef L7 : Ri<23, "L7">, DwarfRegNum<[23]>; 1537330f729Sjoergdef I0 : Ri<24, "I0">, DwarfRegNum<[24]>; 1547330f729Sjoergdef I1 : Ri<25, "I1">, DwarfRegNum<[25]>; 1557330f729Sjoergdef I2 : Ri<26, "I2">, DwarfRegNum<[26]>; 1567330f729Sjoergdef I3 : Ri<27, "I3">, DwarfRegNum<[27]>; 1577330f729Sjoergdef I4 : Ri<28, "I4">, DwarfRegNum<[28]>; 1587330f729Sjoergdef I5 : Ri<29, "I5">, DwarfRegNum<[29]>; 1597330f729Sjoergdef I6 : Ri<30, "FP">, DwarfRegNum<[30]>; 1607330f729Sjoergdef I7 : Ri<31, "I7">, DwarfRegNum<[31]>; 1617330f729Sjoerg 1627330f729Sjoerg// Floating-point registers 1637330f729Sjoergdef F0 : Rf< 0, "F0">, DwarfRegNum<[32]>; 1647330f729Sjoergdef F1 : Rf< 1, "F1">, DwarfRegNum<[33]>; 1657330f729Sjoergdef F2 : Rf< 2, "F2">, DwarfRegNum<[34]>; 1667330f729Sjoergdef F3 : Rf< 3, "F3">, DwarfRegNum<[35]>; 1677330f729Sjoergdef F4 : Rf< 4, "F4">, DwarfRegNum<[36]>; 1687330f729Sjoergdef F5 : Rf< 5, "F5">, DwarfRegNum<[37]>; 1697330f729Sjoergdef F6 : Rf< 6, "F6">, DwarfRegNum<[38]>; 1707330f729Sjoergdef F7 : Rf< 7, "F7">, DwarfRegNum<[39]>; 1717330f729Sjoergdef F8 : Rf< 8, "F8">, DwarfRegNum<[40]>; 1727330f729Sjoergdef F9 : Rf< 9, "F9">, DwarfRegNum<[41]>; 1737330f729Sjoergdef F10 : Rf<10, "F10">, DwarfRegNum<[42]>; 1747330f729Sjoergdef F11 : Rf<11, "F11">, DwarfRegNum<[43]>; 1757330f729Sjoergdef F12 : Rf<12, "F12">, DwarfRegNum<[44]>; 1767330f729Sjoergdef F13 : Rf<13, "F13">, DwarfRegNum<[45]>; 1777330f729Sjoergdef F14 : Rf<14, "F14">, DwarfRegNum<[46]>; 1787330f729Sjoergdef F15 : Rf<15, "F15">, DwarfRegNum<[47]>; 1797330f729Sjoergdef F16 : Rf<16, "F16">, DwarfRegNum<[48]>; 1807330f729Sjoergdef F17 : Rf<17, "F17">, DwarfRegNum<[49]>; 1817330f729Sjoergdef F18 : Rf<18, "F18">, DwarfRegNum<[50]>; 1827330f729Sjoergdef F19 : Rf<19, "F19">, DwarfRegNum<[51]>; 1837330f729Sjoergdef F20 : Rf<20, "F20">, DwarfRegNum<[52]>; 1847330f729Sjoergdef F21 : Rf<21, "F21">, DwarfRegNum<[53]>; 1857330f729Sjoergdef F22 : Rf<22, "F22">, DwarfRegNum<[54]>; 1867330f729Sjoergdef F23 : Rf<23, "F23">, DwarfRegNum<[55]>; 1877330f729Sjoergdef F24 : Rf<24, "F24">, DwarfRegNum<[56]>; 1887330f729Sjoergdef F25 : Rf<25, "F25">, DwarfRegNum<[57]>; 1897330f729Sjoergdef F26 : Rf<26, "F26">, DwarfRegNum<[58]>; 1907330f729Sjoergdef F27 : Rf<27, "F27">, DwarfRegNum<[59]>; 1917330f729Sjoergdef F28 : Rf<28, "F28">, DwarfRegNum<[60]>; 1927330f729Sjoergdef F29 : Rf<29, "F29">, DwarfRegNum<[61]>; 1937330f729Sjoergdef F30 : Rf<30, "F30">, DwarfRegNum<[62]>; 1947330f729Sjoergdef F31 : Rf<31, "F31">, DwarfRegNum<[63]>; 1957330f729Sjoerg 1967330f729Sjoerg// Aliases of the F* registers used to hold 64-bit fp values (doubles) 1977330f729Sjoergdef D0 : Rd< 0, "F0", [F0, F1]>, DwarfRegNum<[72]>; 1987330f729Sjoergdef D1 : Rd< 2, "F2", [F2, F3]>, DwarfRegNum<[73]>; 1997330f729Sjoergdef D2 : Rd< 4, "F4", [F4, F5]>, DwarfRegNum<[74]>; 2007330f729Sjoergdef D3 : Rd< 6, "F6", [F6, F7]>, DwarfRegNum<[75]>; 2017330f729Sjoergdef D4 : Rd< 8, "F8", [F8, F9]>, DwarfRegNum<[76]>; 2027330f729Sjoergdef D5 : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[77]>; 2037330f729Sjoergdef D6 : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[78]>; 2047330f729Sjoergdef D7 : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[79]>; 2057330f729Sjoergdef D8 : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[80]>; 2067330f729Sjoergdef D9 : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[81]>; 2077330f729Sjoergdef D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[82]>; 2087330f729Sjoergdef D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[83]>; 2097330f729Sjoergdef D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[84]>; 2107330f729Sjoergdef D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[85]>; 2117330f729Sjoergdef D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[86]>; 2127330f729Sjoergdef D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[87]>; 2137330f729Sjoerg 2147330f729Sjoerg// Co-processor registers 2157330f729Sjoergdef C0 : Ri< 0, "C0">; 2167330f729Sjoergdef C1 : Ri< 1, "C1">; 2177330f729Sjoergdef C2 : Ri< 2, "C2">; 2187330f729Sjoergdef C3 : Ri< 3, "C3">; 2197330f729Sjoergdef C4 : Ri< 4, "C4">; 2207330f729Sjoergdef C5 : Ri< 5, "C5">; 2217330f729Sjoergdef C6 : Ri< 6, "C6">; 2227330f729Sjoergdef C7 : Ri< 7, "C7">; 2237330f729Sjoergdef C8 : Ri< 8, "C8">; 2247330f729Sjoergdef C9 : Ri< 9, "C9">; 2257330f729Sjoergdef C10 : Ri< 10, "C10">; 2267330f729Sjoergdef C11 : Ri< 11, "C11">; 2277330f729Sjoergdef C12 : Ri< 12, "C12">; 2287330f729Sjoergdef C13 : Ri< 13, "C13">; 2297330f729Sjoergdef C14 : Ri< 14, "C14">; 2307330f729Sjoergdef C15 : Ri< 15, "C15">; 2317330f729Sjoergdef C16 : Ri< 16, "C16">; 2327330f729Sjoergdef C17 : Ri< 17, "C17">; 2337330f729Sjoergdef C18 : Ri< 18, "C18">; 2347330f729Sjoergdef C19 : Ri< 19, "C19">; 2357330f729Sjoergdef C20 : Ri< 20, "C20">; 2367330f729Sjoergdef C21 : Ri< 21, "C21">; 2377330f729Sjoergdef C22 : Ri< 22, "C22">; 2387330f729Sjoergdef C23 : Ri< 23, "C23">; 2397330f729Sjoergdef C24 : Ri< 24, "C24">; 2407330f729Sjoergdef C25 : Ri< 25, "C25">; 2417330f729Sjoergdef C26 : Ri< 26, "C26">; 2427330f729Sjoergdef C27 : Ri< 27, "C27">; 2437330f729Sjoergdef C28 : Ri< 28, "C28">; 2447330f729Sjoergdef C29 : Ri< 29, "C29">; 2457330f729Sjoergdef C30 : Ri< 30, "C30">; 2467330f729Sjoergdef C31 : Ri< 31, "C31">; 2477330f729Sjoerg 2487330f729Sjoerg// Unaliased double precision floating point registers. 2497330f729Sjoerg// FIXME: Define DwarfRegNum for these registers. 2507330f729Sjoergdef D16 : SparcReg< 1, "F32">; 2517330f729Sjoergdef D17 : SparcReg< 3, "F34">; 2527330f729Sjoergdef D18 : SparcReg< 5, "F36">; 2537330f729Sjoergdef D19 : SparcReg< 7, "F38">; 2547330f729Sjoergdef D20 : SparcReg< 9, "F40">; 2557330f729Sjoergdef D21 : SparcReg<11, "F42">; 2567330f729Sjoergdef D22 : SparcReg<13, "F44">; 2577330f729Sjoergdef D23 : SparcReg<15, "F46">; 2587330f729Sjoergdef D24 : SparcReg<17, "F48">; 2597330f729Sjoergdef D25 : SparcReg<19, "F50">; 2607330f729Sjoergdef D26 : SparcReg<21, "F52">; 2617330f729Sjoergdef D27 : SparcReg<23, "F54">; 2627330f729Sjoergdef D28 : SparcReg<25, "F56">; 2637330f729Sjoergdef D29 : SparcReg<27, "F58">; 2647330f729Sjoergdef D30 : SparcReg<29, "F60">; 2657330f729Sjoergdef D31 : SparcReg<31, "F62">; 2667330f729Sjoerg 2677330f729Sjoerg// Aliases of the F* registers used to hold 128-bit for values (long doubles). 2687330f729Sjoergdef Q0 : Rq< 0, "F0", [D0, D1]>; 2697330f729Sjoergdef Q1 : Rq< 4, "F4", [D2, D3]>; 2707330f729Sjoergdef Q2 : Rq< 8, "F8", [D4, D5]>; 2717330f729Sjoergdef Q3 : Rq<12, "F12", [D6, D7]>; 2727330f729Sjoergdef Q4 : Rq<16, "F16", [D8, D9]>; 2737330f729Sjoergdef Q5 : Rq<20, "F20", [D10, D11]>; 2747330f729Sjoergdef Q6 : Rq<24, "F24", [D12, D13]>; 2757330f729Sjoergdef Q7 : Rq<28, "F28", [D14, D15]>; 2767330f729Sjoergdef Q8 : Rq< 1, "F32", [D16, D17]>; 2777330f729Sjoergdef Q9 : Rq< 5, "F36", [D18, D19]>; 2787330f729Sjoergdef Q10 : Rq< 9, "F40", [D20, D21]>; 2797330f729Sjoergdef Q11 : Rq<13, "F44", [D22, D23]>; 2807330f729Sjoergdef Q12 : Rq<17, "F48", [D24, D25]>; 2817330f729Sjoergdef Q13 : Rq<21, "F52", [D26, D27]>; 2827330f729Sjoergdef Q14 : Rq<25, "F56", [D28, D29]>; 2837330f729Sjoergdef Q15 : Rq<29, "F60", [D30, D31]>; 2847330f729Sjoerg 2857330f729Sjoerg// Aliases of the integer registers used for LDD/STD double-word operations 2867330f729Sjoergdef G0_G1 : Rdi<0, "G0", [G0, G1]>; 2877330f729Sjoergdef G2_G3 : Rdi<2, "G2", [G2, G3]>; 2887330f729Sjoergdef G4_G5 : Rdi<4, "G4", [G4, G5]>; 2897330f729Sjoergdef G6_G7 : Rdi<6, "G6", [G6, G7]>; 2907330f729Sjoergdef O0_O1 : Rdi<8, "O0", [O0, O1]>; 2917330f729Sjoergdef O2_O3 : Rdi<10, "O2", [O2, O3]>; 2927330f729Sjoergdef O4_O5 : Rdi<12, "O4", [O4, O5]>; 2937330f729Sjoergdef O6_O7 : Rdi<14, "O6", [O6, O7]>; 2947330f729Sjoergdef L0_L1 : Rdi<16, "L0", [L0, L1]>; 2957330f729Sjoergdef L2_L3 : Rdi<18, "L2", [L2, L3]>; 2967330f729Sjoergdef L4_L5 : Rdi<20, "L4", [L4, L5]>; 2977330f729Sjoergdef L6_L7 : Rdi<22, "L6", [L6, L7]>; 2987330f729Sjoergdef I0_I1 : Rdi<24, "I0", [I0, I1]>; 2997330f729Sjoergdef I2_I3 : Rdi<26, "I2", [I2, I3]>; 3007330f729Sjoergdef I4_I5 : Rdi<28, "I4", [I4, I5]>; 3017330f729Sjoergdef I6_I7 : Rdi<30, "I6", [I6, I7]>; 3027330f729Sjoerg 3037330f729Sjoerg// Aliases of the co-processor registers used for LDD/STD double-word operations 3047330f729Sjoergdef C0_C1 : Rdi<0, "C0", [C0, C1]>; 3057330f729Sjoergdef C2_C3 : Rdi<2, "C2", [C2, C3]>; 3067330f729Sjoergdef C4_C5 : Rdi<4, "C4", [C4, C5]>; 3077330f729Sjoergdef C6_C7 : Rdi<6, "C6", [C6, C7]>; 3087330f729Sjoergdef C8_C9 : Rdi<8, "C8", [C8, C9]>; 3097330f729Sjoergdef C10_C11 : Rdi<10, "C10", [C10, C11]>; 3107330f729Sjoergdef C12_C13 : Rdi<12, "C12", [C12, C13]>; 3117330f729Sjoergdef C14_C15 : Rdi<14, "C14", [C14, C15]>; 3127330f729Sjoergdef C16_C17 : Rdi<16, "C16", [C16, C17]>; 3137330f729Sjoergdef C18_C19 : Rdi<18, "C18", [C18, C19]>; 3147330f729Sjoergdef C20_C21 : Rdi<20, "C20", [C20, C21]>; 3157330f729Sjoergdef C22_C23 : Rdi<22, "C22", [C22, C23]>; 3167330f729Sjoergdef C24_C25 : Rdi<24, "C24", [C24, C25]>; 3177330f729Sjoergdef C26_C27 : Rdi<26, "C26", [C26, C27]>; 3187330f729Sjoergdef C28_C29 : Rdi<28, "C28", [C28, C29]>; 3197330f729Sjoergdef C30_C31 : Rdi<30, "C30", [C30, C31]>; 3207330f729Sjoerg 3217330f729Sjoerg// Register classes. 3227330f729Sjoerg// 3237330f729Sjoerg// FIXME: the register order should be defined in terms of the preferred 3247330f729Sjoerg// allocation order... 3257330f729Sjoerg// 3267330f729Sjoerg// This register class should not be used to hold i64 values, use the I64Regs 3277330f729Sjoerg// register class for that. The i64 type is included here to allow i64 patterns 3287330f729Sjoerg// using the integer instructions. 3297330f729Sjoergdef IntRegs : RegisterClass<"SP", [i32, i64], 32, 3307330f729Sjoerg (add (sequence "I%u", 0, 7), 3317330f729Sjoerg (sequence "G%u", 0, 7), 3327330f729Sjoerg (sequence "L%u", 0, 7), 3337330f729Sjoerg (sequence "O%u", 0, 7))>; 3347330f729Sjoerg 3357330f729Sjoerg// Should be in the same order as IntRegs. 3367330f729Sjoergdef IntPair : RegisterClass<"SP", [v2i32], 64, 3377330f729Sjoerg (add I0_I1, I2_I3, I4_I5, I6_I7, 3387330f729Sjoerg G0_G1, G2_G3, G4_G5, G6_G7, 3397330f729Sjoerg L0_L1, L2_L3, L4_L5, L6_L7, 3407330f729Sjoerg O0_O1, O2_O3, O4_O5, O6_O7)>; 3417330f729Sjoerg 3427330f729Sjoerg// Register class for 64-bit mode, with a 64-bit spill slot size. 3437330f729Sjoerg// These are the same as the 32-bit registers, so TableGen will consider this 3447330f729Sjoerg// to be a sub-class of IntRegs. That works out because requiring a 64-bit 3457330f729Sjoerg// spill slot is a stricter constraint than only requiring a 32-bit spill slot. 3467330f729Sjoergdef I64Regs : RegisterClass<"SP", [i64], 64, (add IntRegs)>; 3477330f729Sjoerg 3487330f729Sjoerg// Floating point register classes. 3497330f729Sjoergdef FPRegs : RegisterClass<"SP", [f32], 32, (sequence "F%u", 0, 31)>; 3507330f729Sjoergdef DFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 31)>; 3517330f729Sjoergdef QFPRegs : RegisterClass<"SP", [f128], 128, (sequence "Q%u", 0, 15)>; 3527330f729Sjoerg 3537330f729Sjoerg// The Low?FPRegs classes are used only for inline-asm constraints. 3547330f729Sjoergdef LowDFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 15)>; 3557330f729Sjoergdef LowQFPRegs : RegisterClass<"SP", [f128], 128, (sequence "Q%u", 0, 7)>; 3567330f729Sjoerg 3577330f729Sjoerg// Floating point control register classes. 3587330f729Sjoergdef FCCRegs : RegisterClass<"SP", [i1], 1, (sequence "FCC%u", 0, 3)>; 3597330f729Sjoerg 3607330f729Sjoerglet isAllocatable = 0 in { 3617330f729Sjoerg // Ancillary state registers 3627330f729Sjoerg def ASRRegs : RegisterClass<"SP", [i32], 32, 3637330f729Sjoerg (add Y, (sequence "ASR%u", 1, 31))>; 3647330f729Sjoerg 3657330f729Sjoerg // This register class should not be used to hold i64 values. 3667330f729Sjoerg def CoprocRegs : RegisterClass<"SP", [i32], 32, 3677330f729Sjoerg (add (sequence "C%u", 0, 31))>; 3687330f729Sjoerg 3697330f729Sjoerg // Should be in the same order as CoprocRegs. 3707330f729Sjoerg def CoprocPair : RegisterClass<"SP", [v2i32], 64, 3717330f729Sjoerg (add C0_C1, C2_C3, C4_C5, C6_C7, 3727330f729Sjoerg C8_C9, C10_C11, C12_C13, C14_C15, 3737330f729Sjoerg C16_C17, C18_C19, C20_C21, C22_C23, 3747330f729Sjoerg C24_C25, C26_C27, C28_C29, C30_C31)>; 3757330f729Sjoerg} 3767330f729Sjoerg 3777330f729Sjoerg// Privileged Registers 3787330f729Sjoergdef PRRegs : RegisterClass<"SP", [i64], 64, 3797330f729Sjoerg (add TPC, TNPC, TSTATE, TT, TICK, TBA, PSTATE, TL, PIL, CWP, 3807330f729Sjoerg CANSAVE, CANRESTORE, CLEANWIN, OTHERWIN, WSTATE)>; 381