17330f729Sjoerg //=== ARMCallingConv.cpp - ARM Custom CC Routines ---------------*- C++ -*-===//
27330f729Sjoerg //
37330f729Sjoerg // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
47330f729Sjoerg // See https://llvm.org/LICENSE.txt for license information.
57330f729Sjoerg // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
67330f729Sjoerg //
77330f729Sjoerg //===----------------------------------------------------------------------===//
87330f729Sjoerg //
97330f729Sjoerg // This file contains the custom routines for the ARM Calling Convention that
107330f729Sjoerg // aren't done by tablegen, and includes the table generated implementations.
117330f729Sjoerg //
127330f729Sjoerg //===----------------------------------------------------------------------===//
137330f729Sjoerg
147330f729Sjoerg #include "ARM.h"
157330f729Sjoerg #include "ARMCallingConv.h"
167330f729Sjoerg #include "ARMSubtarget.h"
177330f729Sjoerg #include "ARMRegisterInfo.h"
187330f729Sjoerg using namespace llvm;
197330f729Sjoerg
207330f729Sjoerg // APCS f64 is in register pairs, possibly split to stack
f64AssignAPCS(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,CCState & State,bool CanFail)21*82d56013Sjoerg static bool f64AssignAPCS(unsigned ValNo, MVT ValVT, MVT LocVT,
22*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
237330f729Sjoerg CCState &State, bool CanFail) {
247330f729Sjoerg static const MCPhysReg RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
257330f729Sjoerg
267330f729Sjoerg // Try to get the first register.
277330f729Sjoerg if (unsigned Reg = State.AllocateReg(RegList))
287330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
297330f729Sjoerg else {
307330f729Sjoerg // For the 2nd half of a v2f64, do not fail.
317330f729Sjoerg if (CanFail)
327330f729Sjoerg return false;
337330f729Sjoerg
347330f729Sjoerg // Put the whole thing on the stack.
35*82d56013Sjoerg State.addLoc(CCValAssign::getCustomMem(
36*82d56013Sjoerg ValNo, ValVT, State.AllocateStack(8, Align(4)), LocVT, LocInfo));
377330f729Sjoerg return true;
387330f729Sjoerg }
397330f729Sjoerg
407330f729Sjoerg // Try to get the second register.
417330f729Sjoerg if (unsigned Reg = State.AllocateReg(RegList))
427330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
437330f729Sjoerg else
44*82d56013Sjoerg State.addLoc(CCValAssign::getCustomMem(
45*82d56013Sjoerg ValNo, ValVT, State.AllocateStack(4, Align(4)), LocVT, LocInfo));
467330f729Sjoerg return true;
477330f729Sjoerg }
487330f729Sjoerg
CC_ARM_APCS_Custom_f64(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)49*82d56013Sjoerg static bool CC_ARM_APCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT,
50*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
51*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
527330f729Sjoerg CCState &State) {
537330f729Sjoerg if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
547330f729Sjoerg return false;
557330f729Sjoerg if (LocVT == MVT::v2f64 &&
567330f729Sjoerg !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
577330f729Sjoerg return false;
587330f729Sjoerg return true; // we handled it
597330f729Sjoerg }
607330f729Sjoerg
617330f729Sjoerg // AAPCS f64 is in aligned register pairs
f64AssignAAPCS(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,CCState & State,bool CanFail)62*82d56013Sjoerg static bool f64AssignAAPCS(unsigned ValNo, MVT ValVT, MVT LocVT,
63*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
647330f729Sjoerg CCState &State, bool CanFail) {
657330f729Sjoerg static const MCPhysReg HiRegList[] = { ARM::R0, ARM::R2 };
667330f729Sjoerg static const MCPhysReg LoRegList[] = { ARM::R1, ARM::R3 };
677330f729Sjoerg static const MCPhysReg ShadowRegList[] = { ARM::R0, ARM::R1 };
687330f729Sjoerg static const MCPhysReg GPRArgRegs[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
697330f729Sjoerg
707330f729Sjoerg unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList);
717330f729Sjoerg if (Reg == 0) {
727330f729Sjoerg
737330f729Sjoerg // If we had R3 unallocated only, now we still must to waste it.
747330f729Sjoerg Reg = State.AllocateReg(GPRArgRegs);
757330f729Sjoerg assert((!Reg || Reg == ARM::R3) && "Wrong GPRs usage for f64");
767330f729Sjoerg
777330f729Sjoerg // For the 2nd half of a v2f64, do not just fail.
787330f729Sjoerg if (CanFail)
797330f729Sjoerg return false;
807330f729Sjoerg
817330f729Sjoerg // Put the whole thing on the stack.
82*82d56013Sjoerg State.addLoc(CCValAssign::getCustomMem(
83*82d56013Sjoerg ValNo, ValVT, State.AllocateStack(8, Align(8)), LocVT, LocInfo));
847330f729Sjoerg return true;
857330f729Sjoerg }
867330f729Sjoerg
877330f729Sjoerg unsigned i;
887330f729Sjoerg for (i = 0; i < 2; ++i)
897330f729Sjoerg if (HiRegList[i] == Reg)
907330f729Sjoerg break;
917330f729Sjoerg
927330f729Sjoerg unsigned T = State.AllocateReg(LoRegList[i]);
937330f729Sjoerg (void)T;
947330f729Sjoerg assert(T == LoRegList[i] && "Could not allocate register");
957330f729Sjoerg
967330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
977330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
987330f729Sjoerg LocVT, LocInfo));
997330f729Sjoerg return true;
1007330f729Sjoerg }
1017330f729Sjoerg
CC_ARM_AAPCS_Custom_f64(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)102*82d56013Sjoerg static bool CC_ARM_AAPCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT,
103*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
104*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
1057330f729Sjoerg CCState &State) {
1067330f729Sjoerg if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
1077330f729Sjoerg return false;
1087330f729Sjoerg if (LocVT == MVT::v2f64 &&
1097330f729Sjoerg !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
1107330f729Sjoerg return false;
1117330f729Sjoerg return true; // we handled it
1127330f729Sjoerg }
1137330f729Sjoerg
f64RetAssign(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,CCState & State)114*82d56013Sjoerg static bool f64RetAssign(unsigned ValNo, MVT ValVT, MVT LocVT,
115*82d56013Sjoerg CCValAssign::LocInfo LocInfo, CCState &State) {
1167330f729Sjoerg static const MCPhysReg HiRegList[] = { ARM::R0, ARM::R2 };
1177330f729Sjoerg static const MCPhysReg LoRegList[] = { ARM::R1, ARM::R3 };
1187330f729Sjoerg
1197330f729Sjoerg unsigned Reg = State.AllocateReg(HiRegList, LoRegList);
1207330f729Sjoerg if (Reg == 0)
1217330f729Sjoerg return false; // we didn't handle it
1227330f729Sjoerg
1237330f729Sjoerg unsigned i;
1247330f729Sjoerg for (i = 0; i < 2; ++i)
1257330f729Sjoerg if (HiRegList[i] == Reg)
1267330f729Sjoerg break;
1277330f729Sjoerg
1287330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
1297330f729Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
1307330f729Sjoerg LocVT, LocInfo));
1317330f729Sjoerg return true;
1327330f729Sjoerg }
1337330f729Sjoerg
RetCC_ARM_APCS_Custom_f64(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)134*82d56013Sjoerg static bool RetCC_ARM_APCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT,
135*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
136*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
1377330f729Sjoerg CCState &State) {
1387330f729Sjoerg if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
1397330f729Sjoerg return false;
1407330f729Sjoerg if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
1417330f729Sjoerg return false;
1427330f729Sjoerg return true; // we handled it
1437330f729Sjoerg }
1447330f729Sjoerg
RetCC_ARM_AAPCS_Custom_f64(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)145*82d56013Sjoerg static bool RetCC_ARM_AAPCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT,
146*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
147*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
1487330f729Sjoerg CCState &State) {
1497330f729Sjoerg return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
1507330f729Sjoerg State);
1517330f729Sjoerg }
1527330f729Sjoerg
1537330f729Sjoerg static const MCPhysReg RRegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
1547330f729Sjoerg
1557330f729Sjoerg static const MCPhysReg SRegList[] = { ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1567330f729Sjoerg ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1577330f729Sjoerg ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1587330f729Sjoerg ARM::S12, ARM::S13, ARM::S14, ARM::S15 };
1597330f729Sjoerg static const MCPhysReg DRegList[] = { ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1607330f729Sjoerg ARM::D4, ARM::D5, ARM::D6, ARM::D7 };
1617330f729Sjoerg static const MCPhysReg QRegList[] = { ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3 };
1627330f729Sjoerg
1637330f729Sjoerg
1647330f729Sjoerg // Allocate part of an AAPCS HFA or HVA. We assume that each member of the HA
1657330f729Sjoerg // has InConsecutiveRegs set, and that the last member also has
1667330f729Sjoerg // InConsecutiveRegsLast set. We must process all members of the HA before
1677330f729Sjoerg // we can allocate it, as we need to know the total number of registers that
1687330f729Sjoerg // will be needed in order to (attempt to) allocate a contiguous block.
CC_ARM_AAPCS_Custom_Aggregate(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)169*82d56013Sjoerg static bool CC_ARM_AAPCS_Custom_Aggregate(unsigned ValNo, MVT ValVT,
170*82d56013Sjoerg MVT LocVT,
171*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
172*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
1737330f729Sjoerg CCState &State) {
1747330f729Sjoerg SmallVectorImpl<CCValAssign> &PendingMembers = State.getPendingLocs();
1757330f729Sjoerg
1767330f729Sjoerg // AAPCS HFAs must have 1-4 elements, all of the same type
1777330f729Sjoerg if (PendingMembers.size() > 0)
1787330f729Sjoerg assert(PendingMembers[0].getLocVT() == LocVT);
1797330f729Sjoerg
1807330f729Sjoerg // Add the argument to the list to be allocated once we know the size of the
181*82d56013Sjoerg // aggregate. Store the type's required alignment as extra info for later: in
1827330f729Sjoerg // the [N x i64] case all trace has been removed by the time we actually get
1837330f729Sjoerg // to do allocation.
184*82d56013Sjoerg PendingMembers.push_back(CCValAssign::getPending(
185*82d56013Sjoerg ValNo, ValVT, LocVT, LocInfo, ArgFlags.getNonZeroOrigAlign().value()));
1867330f729Sjoerg
1877330f729Sjoerg if (!ArgFlags.isInConsecutiveRegsLast())
1887330f729Sjoerg return true;
1897330f729Sjoerg
1907330f729Sjoerg // Try to allocate a contiguous block of registers, each of the correct
1917330f729Sjoerg // size to hold one member.
1927330f729Sjoerg auto &DL = State.getMachineFunction().getDataLayout();
193*82d56013Sjoerg const Align StackAlign = DL.getStackAlignment();
194*82d56013Sjoerg const Align FirstMemberAlign(PendingMembers[0].getExtraInfo());
195*82d56013Sjoerg Align Alignment = std::min(FirstMemberAlign, StackAlign);
1967330f729Sjoerg
1977330f729Sjoerg ArrayRef<MCPhysReg> RegList;
1987330f729Sjoerg switch (LocVT.SimpleTy) {
1997330f729Sjoerg case MVT::i32: {
2007330f729Sjoerg RegList = RRegList;
2017330f729Sjoerg unsigned RegIdx = State.getFirstUnallocated(RegList);
2027330f729Sjoerg
2037330f729Sjoerg // First consume all registers that would give an unaligned object. Whether
2047330f729Sjoerg // we go on stack or in regs, no-one will be using them in future.
205*82d56013Sjoerg unsigned RegAlign = alignTo(Alignment.value(), 4) / 4;
2067330f729Sjoerg while (RegIdx % RegAlign != 0 && RegIdx < RegList.size())
2077330f729Sjoerg State.AllocateReg(RegList[RegIdx++]);
2087330f729Sjoerg
2097330f729Sjoerg break;
2107330f729Sjoerg }
2117330f729Sjoerg case MVT::f16:
212*82d56013Sjoerg case MVT::bf16:
2137330f729Sjoerg case MVT::f32:
2147330f729Sjoerg RegList = SRegList;
2157330f729Sjoerg break;
2167330f729Sjoerg case MVT::v4f16:
217*82d56013Sjoerg case MVT::v4bf16:
2187330f729Sjoerg case MVT::f64:
2197330f729Sjoerg RegList = DRegList;
2207330f729Sjoerg break;
2217330f729Sjoerg case MVT::v8f16:
222*82d56013Sjoerg case MVT::v8bf16:
2237330f729Sjoerg case MVT::v2f64:
2247330f729Sjoerg RegList = QRegList;
2257330f729Sjoerg break;
2267330f729Sjoerg default:
2277330f729Sjoerg llvm_unreachable("Unexpected member type for block aggregate");
2287330f729Sjoerg break;
2297330f729Sjoerg }
2307330f729Sjoerg
2317330f729Sjoerg unsigned RegResult = State.AllocateRegBlock(RegList, PendingMembers.size());
2327330f729Sjoerg if (RegResult) {
2337330f729Sjoerg for (SmallVectorImpl<CCValAssign>::iterator It = PendingMembers.begin();
2347330f729Sjoerg It != PendingMembers.end(); ++It) {
2357330f729Sjoerg It->convertToReg(RegResult);
2367330f729Sjoerg State.addLoc(*It);
2377330f729Sjoerg ++RegResult;
2387330f729Sjoerg }
2397330f729Sjoerg PendingMembers.clear();
2407330f729Sjoerg return true;
2417330f729Sjoerg }
2427330f729Sjoerg
2437330f729Sjoerg // Register allocation failed, we'll be needing the stack
2447330f729Sjoerg unsigned Size = LocVT.getSizeInBits() / 8;
2457330f729Sjoerg if (LocVT == MVT::i32 && State.getNextStackOffset() == 0) {
2467330f729Sjoerg // If nothing else has used the stack until this point, a non-HFA aggregate
2477330f729Sjoerg // can be split between regs and stack.
2487330f729Sjoerg unsigned RegIdx = State.getFirstUnallocated(RegList);
2497330f729Sjoerg for (auto &It : PendingMembers) {
2507330f729Sjoerg if (RegIdx >= RegList.size())
251*82d56013Sjoerg It.convertToMem(State.AllocateStack(Size, Align(Size)));
2527330f729Sjoerg else
2537330f729Sjoerg It.convertToReg(State.AllocateReg(RegList[RegIdx++]));
2547330f729Sjoerg
2557330f729Sjoerg State.addLoc(It);
2567330f729Sjoerg }
2577330f729Sjoerg PendingMembers.clear();
2587330f729Sjoerg return true;
259*82d56013Sjoerg }
260*82d56013Sjoerg
261*82d56013Sjoerg if (LocVT != MVT::i32)
2627330f729Sjoerg RegList = SRegList;
2637330f729Sjoerg
2647330f729Sjoerg // Mark all regs as unavailable (AAPCS rule C.2.vfp for VFP, C.6 for core)
2657330f729Sjoerg for (auto Reg : RegList)
2667330f729Sjoerg State.AllocateReg(Reg);
2677330f729Sjoerg
268*82d56013Sjoerg // Clamp the alignment between 4 and 8.
269*82d56013Sjoerg if (State.getMachineFunction().getSubtarget<ARMSubtarget>().isTargetAEABI())
270*82d56013Sjoerg Alignment = ArgFlags.getNonZeroMemAlign() <= 4 ? Align(4) : Align(8);
271*82d56013Sjoerg
2727330f729Sjoerg // After the first item has been allocated, the rest are packed as tightly as
2737330f729Sjoerg // possible. (E.g. an incoming i64 would have starting Align of 8, but we'll
2747330f729Sjoerg // be allocating a bunch of i32 slots).
2757330f729Sjoerg for (auto &It : PendingMembers) {
276*82d56013Sjoerg It.convertToMem(State.AllocateStack(Size, Alignment));
2777330f729Sjoerg State.addLoc(It);
278*82d56013Sjoerg Alignment = Align(1);
2797330f729Sjoerg }
2807330f729Sjoerg
2817330f729Sjoerg // All pending members have now been allocated
2827330f729Sjoerg PendingMembers.clear();
2837330f729Sjoerg
2847330f729Sjoerg // This will be allocated by the last member of the aggregate
2857330f729Sjoerg return true;
2867330f729Sjoerg }
2877330f729Sjoerg
CustomAssignInRegList(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,CCState & State,ArrayRef<MCPhysReg> RegList)288*82d56013Sjoerg static bool CustomAssignInRegList(unsigned ValNo, MVT ValVT, MVT LocVT,
289*82d56013Sjoerg CCValAssign::LocInfo LocInfo, CCState &State,
290*82d56013Sjoerg ArrayRef<MCPhysReg> RegList) {
291*82d56013Sjoerg unsigned Reg = State.AllocateReg(RegList);
292*82d56013Sjoerg if (Reg) {
293*82d56013Sjoerg State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
294*82d56013Sjoerg return true;
295*82d56013Sjoerg }
296*82d56013Sjoerg return false;
297*82d56013Sjoerg }
298*82d56013Sjoerg
CC_ARM_AAPCS_Custom_f16(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)299*82d56013Sjoerg static bool CC_ARM_AAPCS_Custom_f16(unsigned ValNo, MVT ValVT, MVT LocVT,
300*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
301*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags, CCState &State) {
302*82d56013Sjoerg // f16 arguments are extended to i32 and assigned to a register in [r0, r3]
303*82d56013Sjoerg return CustomAssignInRegList(ValNo, ValVT, MVT::i32, LocInfo, State,
304*82d56013Sjoerg RRegList);
305*82d56013Sjoerg }
306*82d56013Sjoerg
CC_ARM_AAPCS_VFP_Custom_f16(unsigned ValNo,MVT ValVT,MVT LocVT,CCValAssign::LocInfo LocInfo,ISD::ArgFlagsTy ArgFlags,CCState & State)307*82d56013Sjoerg static bool CC_ARM_AAPCS_VFP_Custom_f16(unsigned ValNo, MVT ValVT, MVT LocVT,
308*82d56013Sjoerg CCValAssign::LocInfo LocInfo,
309*82d56013Sjoerg ISD::ArgFlagsTy ArgFlags,
310*82d56013Sjoerg CCState &State) {
311*82d56013Sjoerg // f16 arguments are extended to f32 and assigned to a register in [s0, s15]
312*82d56013Sjoerg return CustomAssignInRegList(ValNo, ValVT, MVT::f32, LocInfo, State,
313*82d56013Sjoerg SRegList);
314*82d56013Sjoerg }
315*82d56013Sjoerg
3167330f729Sjoerg // Include the table generated calling convention implementations.
3177330f729Sjoerg #include "ARMGenCallingConv.inc"
318