Name Date Size #Lines LOC

..--

AsmPrinter/H--14,8659,416

SelectionDAG/H--62,45244,326

AggressiveAntiDepBreaker.cppH A D15-Oct-201534.9 KiB961659

AggressiveAntiDepBreaker.hH A D15-Oct-20156.7 KiB18082

AllocationOrder.cppH A D15-Oct-20151.8 KiB5432

AllocationOrder.hH A D15-Oct-20152.7 KiB8843

Analysis.cppH A D15-Oct-201525.6 KiB645388

AntiDepBreaker.hH A D15-Oct-20152.5 KiB6832

AtomicExpandPass.cppH A D15-Oct-201520.5 KiB564358

BasicTargetTransformInfo.cppH A D15-Oct-201523.7 KiB648415

BranchFolding.cppH A D15-Oct-201567.2 KiB1,8131,212

BranchFolding.hH A D15-Oct-20155.1 KiB148118

CMakeLists.txtH A D15-Oct-20152.8 KiB125122

CalcSpillWeights.cppH A D15-Oct-20156.4 KiB196135

CallingConvLower.cppH A D15-Oct-20159.1 KiB250184

CodeGen.cppH A D15-Oct-20153.2 KiB8263

CodeGenPrepare.cppH A D15-Oct-2015171.1 KiB4,6472,783

CriticalAntiDepBreaker.cppH A D15-Oct-201527.1 KiB682383

CriticalAntiDepBreaker.hH A D15-Oct-20154.1 KiB10956

DFAPacketizer.cppH A D15-Oct-20158.2 KiB226131

DeadMachineInstructionElim.cppH A D15-Oct-20156.4 KiB181111

DwarfEHPrepare.cppH A D15-Oct-20156.1 KiB187124

EarlyIfConversion.cppH A D15-Oct-201528.5 KiB809515

EdgeBundles.cppH A D15-Oct-20153 KiB9866

ErlangGC.cppH A D15-Oct-20152.6 KiB8351

ExecutionDepsFix.cppH A D15-Oct-201526.3 KiB808530

ExpandISelPseudos.cppH A D15-Oct-20152.5 KiB7647

ExpandPostRAPseudos.cppH A D15-Oct-20157.1 KiB228158

ForwardControlFlowIntegrity.cppH A D15-Oct-201513.8 KiB375241

GCMetadata.cppH A D15-Oct-20154.9 KiB173119

GCMetadataPrinter.cppH A D15-Oct-2015651 204

GCStrategy.cppH A D15-Oct-201513.6 KiB406269

GlobalMerge.cppH A D15-Oct-201512.6 KiB363219

IfConversion.cppH A D15-Oct-201559.8 KiB1,6821,183

InlineSpiller.cppH A D15-Oct-201548.8 KiB1,401929

InterferenceCache.cppH A D15-Oct-20158.4 KiB249187

InterferenceCache.hH A D15-Oct-20157 KiB239121

IntrinsicLowering.cppH A D15-Oct-201521.8 KiB602511

JumpInstrTables.cppH A D15-Oct-201510 KiB297199

LLVMBuild.txtH A D15-Oct-2015795 2623

LLVMTargetMachine.cppH A D15-Oct-201510.7 KiB282182

LatencyPriorityQueue.cppH A D15-Oct-20155.5 KiB15490

LexicalScopes.cppH A D15-Oct-201511.9 KiB357260

LiveDebugVariables.cppH A D15-Oct-201535.3 KiB1,030734

LiveDebugVariables.hH A D15-Oct-20152.5 KiB7629

LiveInterval.cppH A D15-Oct-201539.1 KiB1,233835

LiveIntervalAnalysis.cppH A D15-Oct-201549.2 KiB1,379944

LiveIntervalUnion.cppH A D15-Oct-20156.5 KiB206130

LivePhysRegs.cppH A D15-Oct-20153.3 KiB11575

LiveRangeCalc.cppH A D15-Oct-201515.9 KiB465302

LiveRangeCalc.hH A D15-Oct-201510 KiB24560

LiveRangeEdit.cppH A D15-Oct-201514.2 KiB428314

LiveRegMatrix.cppH A D15-Oct-20156.4 KiB193139

LiveStackAnalysis.cppH A D15-Oct-20152.9 KiB8959

LiveVariables.cppH A D15-Oct-201529.7 KiB831565

LocalStackSlotAllocation.cppH A D15-Oct-201516.6 KiB425269

MachineBasicBlock.cppH A D15-Oct-201541.5 KiB1,200824

MachineBlockFrequencyInfo.cppH A D15-Oct-20156 KiB194145

MachineBlockPlacement.cppH A D15-Oct-201548.7 KiB1,206769

MachineBranchProbabilityInfo.cppH A D15-Oct-20154.2 KiB12785

MachineCSE.cppH A D15-Oct-201525 KiB713510

MachineCombiner.cppH A D15-Oct-201517.7 KiB436283

MachineCopyPropagation.cppH A D15-Oct-201511.7 KiB347231

MachineDominanceFrontier.cppH A D15-Oct-20151.7 KiB5534

MachineDominators.cppH A D15-Oct-20151.7 KiB6235

MachineFunction.cppH A D15-Oct-201535.3 KiB985692

MachineFunctionAnalysis.cppH A D15-Oct-20151.7 KiB5735

MachineFunctionPass.cppH A D15-Oct-20152.4 KiB6437

MachineFunctionPrinterPass.cppH A D15-Oct-20152.1 KiB6837

MachineInstr.cppH A D15-Oct-201568.7 KiB1,9801,476

MachineInstrBundle.cppH A D15-Oct-201510.6 KiB332248

MachineLICM.cppH A D15-Oct-201553 KiB1,479946

MachineLoopInfo.cppH A D15-Oct-20152.8 KiB8256

MachineModuleInfo.cppH A D15-Oct-201520.2 KiB575358

MachineModuleInfoImpls.cppH A D15-Nov-20131.6 KiB4619

MachinePassRegistry.cppH A D15-Oct-20151.7 KiB5630

MachinePostDominators.cppH A D15-Nov-20131.7 KiB5630

MachineRegionInfo.cppH A D15-Oct-20154.1 KiB14188

MachineRegisterInfo.cppH A D15-Oct-201515.3 KiB444303

MachineSSAUpdater.cppH A D15-Oct-201512.9 KiB357227

MachineScheduler.cppH A D15-Oct-2015119.3 KiB3,3122,277

MachineSink.cppH A D15-Oct-201527.7 KiB762447

MachineTraceMetrics.cppH A D15-Oct-201549.4 KiB1,327952

MachineVerifier.cppH A D15-Oct-201565.3 KiB1,8171,430

MakefileH A D15-Nov-2013719 238

OcamlGC.cppH A D15-Nov-2013999 3816

OptimizePHIs.cppH A D15-Oct-20156.3 KiB197132

PHIElimination.cppH A D15-Oct-201525.5 KiB648410

PHIEliminationUtils.cppH A D15-Oct-20152.2 KiB6032

PHIEliminationUtils.hH A D15-Oct-2015944 269

Passes.cppH A D15-Oct-201530.7 KiB804454

PeepholeOptimizer.cppH A D15-Oct-201555.6 KiB1,465812

PostRASchedulerList.cppH A D15-Oct-201523.8 KiB684438

ProcessImplicitDefs.cppH A D15-Oct-20155.4 KiB169119

PrologEpilogInserter.cppH A D15-Oct-201536.3 KiB958575

PrologEpilogInserter.hH A D15-Oct-20152.8 KiB7939

PseudoSourceValue.cppH A D15-Oct-20153.5 KiB12592

README.txtH A D15-Nov-20136.2 KiB200149

RegAllocBase.cppH A D15-Oct-20155.6 KiB155103

RegAllocBase.hH A D15-Oct-20154 KiB11339

RegAllocBasic.cppH A D15-Oct-201510.2 KiB298187

RegAllocFast.cppH A D15-Oct-201541.4 KiB1,126813

RegAllocGreedy.cppH A D15-Oct-201595.1 KiB2,5681,604

RegAllocPBQP.cppH A D15-Oct-201525.3 KiB731481

RegisterClassInfo.cppH A D15-Oct-20156.2 KiB181118

RegisterCoalescer.cppH A D15-Oct-2015103.9 KiB2,7791,722

RegisterCoalescer.hH A D15-Oct-20154.2 KiB11740

RegisterPressure.cppH A D15-Oct-201535.3 KiB1,004725

RegisterScavenging.cppH A D15-Oct-201514.1 KiB446309

ScheduleDAG.cppH A D15-Oct-201519.9 KiB643486

ScheduleDAGInstrs.cppH A D15-Oct-201557.4 KiB1,5441,038

ScheduleDAGPrinter.cppH A D15-Oct-20153.1 KiB9965

ScoreboardHazardRecognizer.cppH A D15-Oct-20157.9 KiB250166

ShadowStackGC.cppH A D15-Oct-201517.1 KiB454265

SjLjEHPrepare.cppH A D15-Oct-201518.8 KiB488330

SlotIndexes.cppH A D15-Oct-20158.1 KiB251164

SpillPlacement.cppH A D15-Oct-201513.3 KiB392238

SpillPlacement.hH A D15-Oct-20156.4 KiB16561

Spiller.hH A D15-Oct-20151.1 KiB4318

SplitKit.cppH A D15-Oct-201549.6 KiB1,413953

SplitKit.hH A D15-Oct-201519.2 KiB472151

StackColoring.cppH A D15-Oct-201528.2 KiB786489

StackMapLivenessAnalysis.cppH A D15-Oct-20154.6 KiB13085

StackMaps.cppH A D15-Oct-201518.9 KiB538365

StackProtector.cppH A D15-Oct-201518.5 KiB500306

StackSlotColoring.cppH A D15-Oct-201515.2 KiB463327

StatepointExampleGC.cppH A D15-Oct-20151.9 KiB5526

TailDuplication.cppH A D15-Oct-201534.8 KiB977699

TargetFrameLoweringImpl.cppH A D15-Oct-20151.7 KiB4521

TargetInstrInfo.cppH A D15-Oct-201533.9 KiB956670

TargetLoweringBase.cppH A D15-Oct-201557.5 KiB1,5091,236

TargetLoweringObjectFileImpl.cppH A D15-Oct-201533.9 KiB962707

TargetOptionsImpl.cppH A D15-Oct-20152.4 KiB6125

TargetRegisterInfo.cppH A D15-Oct-201511 KiB305206

TargetSchedule.cppH A D15-Oct-201511.6 KiB310215

TwoAddressInstructionPass.cppH A D15-Oct-201560.9 KiB1,7171,179

UnreachableBlockElim.cppH A D15-Oct-20156.9 KiB209142

VirtRegMap.cppH A D15-Oct-201516.5 KiB457320

module.modulemapH A D15-Oct-201573 21

README.txt

1//===---------------------------------------------------------------------===//
2
3Common register allocation / spilling problem:
4
5        mul lr, r4, lr
6        str lr, [sp, #+52]
7        ldr lr, [r1, #+32]
8        sxth r3, r3
9        ldr r4, [sp, #+52]
10        mla r4, r3, lr, r4
11
12can be:
13
14        mul lr, r4, lr
15        mov r4, lr
16        str lr, [sp, #+52]
17        ldr lr, [r1, #+32]
18        sxth r3, r3
19        mla r4, r3, lr, r4
20
21and then "merge" mul and mov:
22
23        mul r4, r4, lr
24        str r4, [sp, #+52]
25        ldr lr, [r1, #+32]
26        sxth r3, r3
27        mla r4, r3, lr, r4
28
29It also increase the likelihood the store may become dead.
30
31//===---------------------------------------------------------------------===//
32
33bb27 ...
34        ...
35        %reg1037 = ADDri %reg1039, 1
36        %reg1038 = ADDrs %reg1032, %reg1039, %NOREG, 10
37    Successors according to CFG: 0x8b03bf0 (#5)
38
39bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
40    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
41        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>
42
43Note ADDri is not a two-address instruction. However, its result %reg1037 is an
44operand of the PHI node in bb76 and its operand %reg1039 is the result of the
45PHI node. We should treat it as a two-address code and make sure the ADDri is
46scheduled after any node that reads %reg1039.
47
48//===---------------------------------------------------------------------===//
49
50Use local info (i.e. register scavenger) to assign it a free register to allow
51reuse:
52        ldr r3, [sp, #+4]
53        add r3, r3, #3
54        ldr r2, [sp, #+8]
55        add r2, r2, #2
56        ldr r1, [sp, #+4]  <==
57        add r1, r1, #1
58        ldr r0, [sp, #+4]
59        add r0, r0, #2
60
61//===---------------------------------------------------------------------===//
62
63LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
64effects:
65
66R1 = X + 4
67R2 = X + 7
68R3 = X + 15
69
70loop:
71load [i + R1]
72...
73load [i + R2]
74...
75load [i + R3]
76
77Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
78to implement proper re-materialization to handle this:
79
80R1 = X + 4
81R2 = X + 7
82R3 = X + 15
83
84loop:
85R1 = X + 4  @ re-materialized
86load [i + R1]
87...
88R2 = X + 7 @ re-materialized
89load [i + R2]
90...
91R3 = X + 15 @ re-materialized
92load [i + R3]
93
94Furthermore, with re-association, we can enable sharing:
95
96R1 = X + 4
97R2 = X + 7
98R3 = X + 15
99
100loop:
101T = i + X
102load [T + 4]
103...
104load [T + 7]
105...
106load [T + 15]
107//===---------------------------------------------------------------------===//
108
109It's not always a good idea to choose rematerialization over spilling. If all
110the load / store instructions would be folded then spilling is cheaper because
111it won't require new live intervals / registers. See 2003-05-31-LongShifts for
112an example.
113
114//===---------------------------------------------------------------------===//
115
116With a copying garbage collector, derived pointers must not be retained across
117collector safe points; the collector could move the objects and invalidate the
118derived pointer. This is bad enough in the first place, but safe points can
119crop up unpredictably. Consider:
120
121        %array = load { i32, [0 x %obj] }** %array_addr
122        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
123        %old = load %obj** %nth_el
124        %z = div i64 %x, %y
125        store %obj* %new, %obj** %nth_el
126
127If the i64 division is lowered to a libcall, then a safe point will (must)
128appear for the call site. If a collection occurs, %array and %nth_el no longer
129point into the correct object.
130
131The fix for this is to copy address calculations so that dependent pointers
132are never live across safe point boundaries. But the loads cannot be copied
133like this if there was an intervening store, so may be hard to get right.
134
135Only a concurrent mutator can trigger a collection at the libcall safe point.
136So single-threaded programs do not have this requirement, even with a copying
137collector. Still, LLVM optimizations would probably undo a front-end's careful
138work.
139
140//===---------------------------------------------------------------------===//
141
142The ocaml frametable structure supports liveness information. It would be good
143to support it.
144
145//===---------------------------------------------------------------------===//
146
147The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
148revisited. The check is there to work around a misuse of directives in inline
149assembly.
150
151//===---------------------------------------------------------------------===//
152
153It would be good to detect collector/target compatibility instead of silently
154doing the wrong thing.
155
156//===---------------------------------------------------------------------===//
157
158It would be really nice to be able to write patterns in .td files for copies,
159which would eliminate a bunch of explicit predicates on them (e.g. no side
160effects).  Once this is in place, it would be even better to have tblgen
161synthesize the various copy insertion/inspection methods in TargetInstrInfo.
162
163//===---------------------------------------------------------------------===//
164
165Stack coloring improvements:
166
1671. Do proper LiveStackAnalysis on all stack objects including those which are
168   not spill slots.
1692. Reorder objects to fill in gaps between objects.
170   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4
171
172//===---------------------------------------------------------------------===//
173
174The scheduler should be able to sort nearby instructions by their address. For
175example, in an expanded memset sequence it's not uncommon to see code like this:
176
177  movl $0, 4(%rdi)
178  movl $0, 8(%rdi)
179  movl $0, 12(%rdi)
180  movl $0, 0(%rdi)
181
182Each of the stores is independent, and the scheduler is currently making an
183arbitrary decision about the order.
184
185//===---------------------------------------------------------------------===//
186
187Another opportunitiy in this code is that the $0 could be moved to a register:
188
189  movl $0, 4(%rdi)
190  movl $0, 8(%rdi)
191  movl $0, 12(%rdi)
192  movl $0, 0(%rdi)
193
194This would save substantial code size, especially for longer sequences like
195this. It would be easy to have a rule telling isel to avoid matching MOV32mi
196if the immediate has more than some fixed number of uses. It's more involved
197to teach the register allocator how to do late folding to recover from
198excessive register pressure.
199
200